Forward Carriage, Deck 2, Right Wing

C2-6
CAMAC   b#0 c#2
VXI-D "clastrig2"
Patch Panel 1
NIM 1
NIM 2
Patch Panel 2
VME "scaler1"
C2-7
Splitter 1
Splitter 2
Splitter 3
Splitter 4
Splitter 5
VXI-D "pretrig2"
CAMAC   b#1 c#0
Splitter 6
Splitter 7
Splitter 8
Splitter 9
Splitter 10
Patch Panel lev2.to.lev3
C2-8
Switch 1
Switch 2
Switch 3
VME "scaler2"
VME "sc2"
FASTBUS "sc1"
FASTBUS
Power Supply
C2-9
Splitter 1
Splitter 2
Splitter 3
Splitter 4
Splitter 5
VXI-D "pretrig1"
CAMAC   b#1 c#1
Splitter 6
Splitter 7
Splitter 8
Splitter 9
Splitter 10
C2-10
Pressure

Devices
Cerenkov Gas & Power
Control
NIM 1
CAMAC   b#0 c#1
NIM 2
VME "scaler4"


- Crate Support
- Empty place
- Ventilator, Fan




C2-6 :   CAMAC # 2

Slot
No
Modules
Brief functional description
1 BiRa 5408-1 8-ch 12-bit DAC; CC pretrigger thresholds
2 CAEN C894 D1  (16-ch Prog.Discr.); St.Counter (Sec.1x4,Sec.2x4,Sec.3x4)
3 CAEN C894 D2  (16-ch Prog.Discr.); St.Counter (Sec.4x4,Sec.5x4,Sec.6x4)
4 CAEN C469 DL2  (16-ch Gate/Delay Gen.); Delay for St.Counter (Sec.1,2,3)
5 CAEN C469 DL3  (16-ch Gate/Delay Gen.); Delay for St.Counter (Sec.4,5,6)
6 LeCroy 4418  (16 ns) DL4  (16-ch Prog. Delay); Delay/Fan-Out for St.Counter (Sec.1,2,3)
7 LeCroy 4418  (16 ns) DL5  (16-ch Prog. Delay); Delay/Fan-Out for St.Counter (Sec.4,5,6)
8 LeCroy 4564 L1  (64-ch Logic Unit); Logic for St.Counter (Sec.1,2,3,4)
9 LeCroy 4564 L2  (64-ch Logic Unit); Logic for ST.S5, ST.S6, ST-OR and ST-mult
10 empty  
11 CAEN C207 16-ch Prog. Discrim.; EC pretrig.thresholds (Sec.1) -> VXI-D (sl.2)
12 CAEN C207 16-ch Prog. Discrim.; EC pretrig.thresholds (Sec.2) -> VXI-D (sl.3)
13 CAEN C207 16-ch Prog. Discrim.; EC pretrig.thresholds (Sec.3) -> VXI-D (sl.4)
14 CAEN C207 16-ch Prog. Discrim.; EC pretrig.thresholds (Sec.4) -> VXI-D (sl.5)
15 CAEN C207 16-ch Prog. Discrim.; EC pretrig.thresholds (Sec.5) -> VXI-D (sl.6)
16 CAEN C207 16-ch Prog. Discrim.; EC pretrig.thresholds (Sec.6) -> VXI-D (sl.7)
17 Phillips 7120 Precision Charge/Time Generator; FC Calibration STOP and START
18
19 KineticSystems 3660 Programmable Clock Generator; Clock for Phillips 7120
20 CAEN C894 D3  (16-ch Prog.Discr.); ST-OR, ST-mult and MOR
21 LeCroy 4418  (32 ns) DL6  (16-ch Prog. Delay); Delay/Fan-Out for ST-OR, ST-mult, MOR
22 LeCroy 4418  (128 ns) DL1  (16-ch Prog.Delay/Fan-Out); ST.S1-S6, ST-OR and ST-mult
23 LeCroy 4516 L3  (16-ch Logic); MORxST.S1-S6, MORxST-OR and MORxST-mult
24 KineticSystems 3922 Parallel Bus Crate Controller
25
Up to higher level    |    Back to top



C2-6 :   VXI-D   "clastrig2"

Slot
No
Modules
Brief functional description
1 6U: MVME 2432 Motorola's VME Processor Module
3U: JLAB Distr.Card Transmits High MHz Clock, TS2 EN and TS2 GO to VXI backplane
2 6U: OR Module 32 Input Channels (diffECL), VME Programmable
3U: empty  
3 6U: empty  
3U: empty  
4 Septum between 6U/3U and 9U
5 JLAB L1 Router (5 Inputs / 1 Output) Level 1, Sector 1
6 JLAB L1 Router (5 Inputs / 1 Output) Level 1, Sector 2
7 JLAB L1 Router (5 Inputs / 1 Output) Level 1, Sector 3
8 JLAB L1 Router (5 Inputs / 1 Output) Level 1, Sector 4
9 JLAB L1 Router (5 Inputs / 1 Output) Level 1, Sector 5
10 JLAB L1 Router (5 Inputs / 1 Output) Level 1, Sector 6
11 JLAB Event Processor
with Lev.Translator
and High MHz Clock
6 Input Channels collect Outputs from 6 Sectors of Level 1;
20 diff.ECL to TS2 and 20 diff.ECL from TS2;
CLK and CLK-bar -> Distr.Card (VXI-D,sl.1)
12
13 JLAB TS2 Trigger Supervisor Version#2
Up to higher level    |    Back to top



C2-6 :   NIM 1

Slot
No
Modules
Brief functional description
1 Phillips 792 Delay Module; Delay for ADC GATE
2 JLAB Delayed Fan-out L1 ACCEPT -> ADC GATE and TDC START
3 JLAB Fan-out seECL -> 7 seECL; Fan-out of TDC START
4 JLAB Fan-out seECL -> 8 diffECL; Fan-out of ADC GATE
5 Phillips 757 (octal) Mixed Logic Unit; Inputs: EN, GO, BUSY from TS
6 empty  
7 Phillips 726 TTL/NIM/ECL Level Translator; for UNGATED Scaler
8 LeCroy 4616 ECL/NIM/ECL Converter; for RUNGATED Scaler
9 LeCroy 4616 ECL/NIM/ECL Converter; for LIVEGATED Scaler
10 LeCroy 429A (4x4) Logic Fan In/Out; Inputs: Calib. STOP/START, OR Module BUSY
11 Phillips 706 Leading Edge Discriminator; EC LASER, Helicity, Helicity-bar
12 Phillips 757 (single) Mixed Logic Unit; Fan-out of Calib. STOP from 7120
Up to higher level    |    Back to top



C2-6 :   NIM 2

Slot
No
Modules
Brief functional description
1 Phillips 726 FE BUSY from FC (1-5) -> "OR" Module (VXI-D: "clastrig2")
HELICITY BITS (8&9) -> LD1 (14&15, VME: "scaler1")
LEV-2 SECTOR BITS (11-16) -> LD2 (0-5, VME: "scaler1")
2 Phillips 794 (quad) Gate/Delay Generator; FAST CLEAR and L1 ACC from TS,
INHIBIT for TS and Delay for TDC START
3 JLAB Converter (2x8) NIM/seECL/NIM;   TDC START and TS CLEAR
4 Phillips 757 (octal) Mixed Logic Unit; Mostly for HELICITY
5 Phillips 726 TTL/NIM/ECL;    (1) L2P, (2) L2P -> TS2
TS2 -> (3) L2A, (4) L3A, (5) L2S, (6) OR1, (7,8) L1A, (9) CLR -> VME:"scaler1"
6 Phillips 794 (3) Gate/Delay Generator; Inverted HELICITY -> Counting Room
7 JLAB Fan-out (12->A,B) A. PRESCALED from TS -> (0-11) V560E (sl.7, VME: "scaler1")
B. PRESCALED from TS -> (0-11) LD1 (sl.15, VME: "scaler1")
8 JLAB Clock Generator 1 MHz, 100KHz, 10KHz, 1KHz
9 empty  
10 empty  
11 empty  
12 JLAB Fan-out (seECL->8) 4 seECL outputs (TS CLEAR) -> Space Frame
4 diffECL outputs (TS CLEAR) -> FC: SC1, CC1, EC1, EC2
Up to higher level    |    Back to top



C2-6 :   VME   "scaler1"

Slot
No
Modules
Brief functional description
1 MVME 2400 Motorola's VME Processor Module
2 JLAB RESET Board Remote Power Reset
3 JLAB TI Board VME Trigger Interface; BRANCH IN/OUT -> TS
4 CAEN V560E 16 Channel Scaler; No VETO, UNGATED
5 CAEN V560E 16 Channel Scaler; VETO = Inverted GO from TS, RUNGATED
6 CAEN V560E 16 Channel Scaler; VETO = TS BUSY or TS EN1, LIVEGATED
7 CAEN V560E 16 Channel Scaler; No VETO; (0-11) PRESCALED from TS,
(12) L1 ACCEPT, (13) OR LEV-1 TRIG
8 CAEN V560E 16-ch Scaler; No VETO; (0) L2 FAIL, (1) L2 PASS [copies to TS]
(2) L2 START, (3) TS CLEAR, (4) L2 ACC, (5) L3 ACC [from TS]
(8-15) from MLU2 (outputs:8-15, sl.17)
9 CAEN V560E 16-ch Scaler; No VETO; (0-15) from MLU1 (outputs:0-15, sl.14)
10 FT Optic Board HELICITY, optic IN -> 2 NIM Outputs
11 JLAB FLEXIO Not used
12 JLAB Converter, 5 sec. Fan-out with Converter (seECL -> diffECL -> seECL)
13 JLAB LF1 VME Latch FIFO; (0-15) In-1 <- LD1 (Out-1:0-15, sl.15)
                      (Daisy-chain) In-2 -> MLU1 (inputs:0-15, sl.14)
BUF <- L2 ACC, STB <- RDY1 from LD1 (sl.15)
14 JLAB MLU1 VME Memory Lookup Unit; (0-15) Inputs <- LF1 (In-2, sl.13)
(0-15) Outputs -> Scaler CAEN V560E (sl.9)
ENA1 <- RDY2 from LD1 (sl.15)
15 JLAB LD1 VME Latch Driver; (0-11) Inputs <- PRESCALED from TS
                               (14&15) Inputs <- HELICITY BITS
(0-15) Out-1 -> LF1 (In-1, sl.13)
 (0-9)  Out-2 -> MLU2 (inputs:6-15, sl.17)
RDY1 -> STB of LF1 (sl.13), RDY2 -> ENA1 of MLU1 (sl.14)
STB <- L1 ACC from TS, GTO1=GTIN (joined by jupmers)
16 empty  
17 JLAB MLU2 VME Mem. Lookup Unit; (0-5) Inputs <- LD2 (Out-1:0-5, sl.18)
                                         (6-15) Inputs <- LD1 (Out-2:0-9, sl.15)
   (0)    Output  -> L2 FAIL to TS
   (1)    Output  -> L2 PASS to TS
 (4-7) Outputs -> LF2 (In-2:12-15, sl.20)
(8-15) Outputs -> Scaler CAEN V560E (inputs:8-15, sl.8)
ENA1 <- RDY1 from LD2 (sl.18), RDY2 -> STB of LF2 (sl.20)
18 JLAB LD2 VME Latch Driver; (0-5) Inputs <- L2 SECT.BITS from Lev2 MLU
 (0-5)  Out-1 -> MLU2 (inputs:0-5, sl.17)
(0-11) Out-2 -> LF2 (In-2:0-11, sl.20)
RDY1 -> ENA1 of MLU2 (sl.17), GTIN <- L2 START from TS
19 empty  
20 JLAB LF2 VME Latch FIFO;  (0-11) In-2 <- LD2 (Out-2:0-11, sl.18)
                                   (12-15) In-2 <- MLU2 (outputs:4-7, sl.17)
BUF <- L2 ACC, STB <- RDY2 from MLU2 (sl.17)
Up to higher level    |    Back to top



Upper level     |     Last updated: December 12, 2006.     |     For more information send mail to Serguei A. Pozdniakov