Vivado
vitis
Solution settings / Synthesis Settings
clock period: 8, clock uncertainty: 3.0 part selection: xc7vx550tffg1158-1 flow target: Vivado IP Flow Target
vivado on clondaq6
git clone https://github.com/JeffersonLab/fe_fw.git
old stuff
.cshrc must contains following:
if ( ($HOST == "braydopc2") || ($HOST == "braydopc2.jlab.org") ) then source /opt/Xilinx/Vivado/2015.4/settings64.csh endif
ssh boiarino@braydopc2
cd vivado
vivado_hls