GE Fanuc Intelligent Platforms

# Hardware Reference

VME-3122A

High-Performance 16-bit Analog-to-Digital Converter (ADC) Board First Edition



**Part No:** 500-103122-000 REV. A



© GE Fanuc Intelligent Platforms Inc 2007

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise without the prior written permission of GE Fanuc Intelligent Platforms Inc.

This document contains Confidential/Proprietary Information belonging to GE Fanuc Intelligent

# **Document History** Hardware Reference Manual Document Number: 500-103122-000 REV. A November 22, 2007

# **Table of Contents**

|            |      | Figures                                             |     |
|------------|------|-----------------------------------------------------|-----|
|            |      | Tables                                              |     |
|            |      | view                                                |     |
|            |      | ndling and Installation                             |     |
|            |      | Unpacking Procedures.                               |     |
|            |      | Handling Precaution.                                |     |
|            |      | Installation.                                       |     |
|            | 1.4  | Operational Configuration.                          |     |
|            |      | 1.4.1 Factory-Installed Jumpers                     |     |
|            |      | 1.4.2 Addressing Configuration                      |     |
|            |      | Access Modes                                        |     |
|            |      | Address Modes                                       |     |
|            | 1.7  | Board Address                                       | 21  |
|            | 1.8  | Converter Voltage Range                             | 21  |
|            |      | 1.8.1 Input Voltage Range                           | 21  |
|            |      | 1.8.2 Input Configurations                          | 22  |
|            |      | 1.8.3 Internal Ground Connections                   | 22  |
|            | 1.9  | Calibration                                         | 22  |
|            |      | 1.9.1 Equipment Required                            | 24  |
|            |      | 1.9.2 Calibration Procedure                         | 25  |
|            | 1.10 | 9 Functional Verification.                          | 27  |
|            | 1.1  | 1 Connector Descriptions and Functions              | 28  |
|            |      | 1.11.1 Input Modes                                  | 30  |
|            |      | 1.11.2 Input Cables                                 | 31  |
|            |      | 1.11.3 External Synchronization                     | 31  |
|            | 1.1  | 2 System Considerations                             | .31 |
|            |      | 1.12.1 Applications with Signal Conditioning Boards | .31 |
|            |      | 1.12.2 Operation with Direct Analog Inputs          | .31 |
| <u>2</u> • | The  | eory of Operation                                   | .33 |
|            | 2.1  | Internal Functional Organization.                   | 33  |
|            | 2.2  | Control Interface.                                  | .34 |
|            |      | 2.2.1 Board Selection                               | 34  |
|            |      | 2.2.2 Read/Write Operations                         | 35  |
|            |      | 2.2.3 Bus Interrupter                               | .35 |
|            |      | 2.2.4 Interval Timer and Channel Counter            | .35 |
|            | 2.3  | Data Buffer Memory                                  | .35 |
|            |      | 2.3.1 Organization and Control                      | .35 |
|            |      | 2.3.2 Data Storage and Retrieval                    | .35 |
|            | 2.4  | Operating Modes.                                    | .36 |
|            |      | 2.4.1 Trigger Modes                                 | .36 |
|            |      | 2.4.2 Scan Modes                                    | 36  |
|            |      |                                                     |     |

|     | 2.5 Analog Input Multiplexing, Sampling and Digitizing       | 37 |
|-----|--------------------------------------------------------------|----|
|     | 2.5.1 Input Configuration                                    | 37 |
|     | 2.5.2 Gain Control                                           | 37 |
|     | 2.5.3 Analog-to-Digital Conversion (ADC)                     | 37 |
|     | 2.6 Power Converter                                          | 39 |
| 3 • | • Programming                                                | 41 |
|     | 3.1 General Control Features                                 | 41 |
|     | 3.1.1 Addressing Modes and Board Location                    | 41 |
|     | 3.1.2 Data Transfers                                         | 41 |
|     | 3.1.3 Reset Operations and Initialization                    | 41 |
|     | 3.1.4 Conventions                                            | 42 |
|     | 3.2 Control Registers                                        |    |
|     | 3.2.1 Board ID Register (BIR)                                | 43 |
|     | 3.2.2 Control and Status Register (CSR)                      | 43 |
|     | 3.2.3 Control And Status Register Bit Definitions            | 43 |
|     | 3.2.4 Configuration Control Register (CCR)                   | 44 |
|     | 3.2.5 Configuration Control Register Bit Definitions         | 44 |
|     | 3.2.6 Examples on Using Configuration Control Register (CCR) | 45 |
|     | 3.2.7 Rate Control Register (RCR)                            | 53 |
|     | 3.2.8 Rate Control Register Bit Definitions                  | 53 |
|     | 3.2.9 Interrupt Control Register (ICR)                       | 53 |
|     | 3.2.10 Interrupt Control Register Bit Definitions            | 53 |
|     | 3.2.11 Interrupt Vector Register (IVR)                       | 54 |
|     | 3.2.12 Interrupt Vector Register Bit Definitions             |    |
|     | 3.2.13 Software Reset Command (SRC)                          | 54 |
|     | 3.2.14 Software Trigger Command (STC)                        | 55 |
|     | 3.2.15 Gain RAM (Gain)                                       | 55 |
|     | 3.2.16 Gain RAM Bit Definitions                              | 55 |
|     | 3.3 Timer/Counter Control General Characteristics            | 56 |
|     | 3.3.1 Timer/Counter Registers                                | 56 |
|     | 3.3.2 Interval Timer Register 0 (TR0)                        | 56 |
|     | 3.3.3 Interval Timer Register 1 (TR1)                        | 56 |
|     | 3.3.4 Data Counter Register (DCR)                            | 56 |
|     | 3.3.5 Data Counter Register Bit Definitions                  | 57 |
|     | 3.3.6 Timer Control Register (TCR)                           | 57 |
|     | 3.3.7 Scan Interval Timer                                    | 57 |
|     | 3.3.8 Data RAM (BUFF)                                        | 59 |
|     | 3.3.9 Data RAM Bit Definitions                               | 59 |
|     | 3.3.10 Scratch Pad RAM (Scratch)                             | 59 |
|     | 3.3.11 Scratch Pad RAM Definitions                           | 59 |
|     | 3.4 Data Organization and Control                            | 60 |
|     | 3.4.1 Data Word                                              | 60 |
|     | 3.4.2 Scaling and Coding                                     | 60 |
|     | 3.4.3 Data Block                                             | 60 |

| 3.4.4 Data Buffer/RAM                   |    |
|-----------------------------------------|----|
| 3.4.5 Gain Selection                    |    |
| 3.5 Operating Modes                     | 61 |
| 3.5.1 Auto Scanning                     | 61 |
| 3.5.2 Single Scan                       |    |
| 3.6 Random Access                       |    |
| 3.6.1 Random Access Software Trigger    |    |
| 3.6.2 Random Access External Trigger    |    |
| 3.6.3 Random Access Interval Timer      |    |
| 3.6.4 Synchronizing Multiple VME-3122As |    |
| 3.7 Bus Interrupter                     | 64 |
| 3.8 Typical Programming Examples.       |    |
| 3.8.1 Programming Example 1             |    |
| 3.8.2 Programming Example 2             |    |
| 3.8.3 Programming Example 3             |    |
| Maintenance                             | 67 |

# **List of Figures**

| Figure 1 VME-3122A Functional Block Diagram                                       |    |
|-----------------------------------------------------------------------------------|----|
| Figure 1-1 Supervisory and Nonprivileged Access Modes Jumper Configuration        |    |
| Figure 1-2 Short I/O, Standard and Extended Addressing Modes Jumper Configuration | 20 |
| Figure 1-3 Board Address Configuration Jumpers                                    | 21 |
| Figure 1-4 Locations of Jumpers and Potentiometers                                |    |
| Figure 1-5 P2 Connector                                                           |    |
| Figure 1-6 P3 Connector                                                           | 29 |
| Figure 1-7 P4 Connector                                                           | 30 |
| Figure 1-8 P4 Connector Pinout                                                    | 30 |
| Figure 2-1 VME Interface Logic                                                    | 34 |
| Figure 2-2 Analog Multiplexers and PGA                                            | 38 |
| Figure 2-3 A/D Converter and Timing                                               |    |
| Figure 3-1 VMF-3122A Timer Functional Block Diggram                               |    |

# **List of Tables**

| Table 1-1 Programmable Jumper Functions          |     |
|--------------------------------------------------|-----|
| Table 1-2 Typical Jumper Configuration           |     |
| Table 1-3 A/D Converter Voltage Ranges           |     |
| Table 1-4 Input Configuration Selection          | .22 |
| Table 1-5 Input Configuration Selection          | .23 |
| Table 1-6 P2 Connector Pinout                    | .28 |
| Table 1-7 P3 Connector Pinout                    | .29 |
| Table 3-1 VME-3122A Board Register Map           |     |
| Table 3-2 Board ID Register Bit Map              |     |
| Table 3-3 Board ID Register Channel Options      |     |
| Table 3-4 Control and Status Register Bit Map    | .43 |
| Table 3-5 Trigger Event Modes                    | .43 |
| Table 3-6 Configuration Control Register Bit Map | .44 |
| Table 3-7 Gain Mode Channel Gains                | .45 |
| Table 3-8 Scan Mode Configuration                | .45 |
| Table 3-9 Rate Control Register Bit Map          | .53 |
| Table 3-10 Interrupt Control Register Bit Map    | .53 |
| Table 3-11 VME Interrupt Request Levels          | .54 |
| Table 3-12 Interrupt Vector Register Bit Map     | .54 |
| Table 3-13 Software Reset Command Bit Map        | .54 |
| Table 3-14 Software Trigger Command Bit Map      | .55 |
| Table 3-15 Gain RAM Bit Map                      | .55 |
| Table 3-16 Interval Timer Register 0 Bit Map     | .56 |
| Table 3-17 Interval Timer Register 1 Bit Map     | .56 |
| Table 3-18 Data Counter Register Bit Map         | .57 |
| Table 3-19 Timer Control Register Bit Map        | .57 |
| Table 3-20 Timer/Counter Data Transfer Sequences | .58 |
| Table 3-21 Data RAM Bit Map                      | .59 |
| Table 3-22 Scratch Pad RAM Bit Map               | .59 |
| Table 7-27 ADC Data Format                       | 60  |

#### Overview

The VME-3122A is the VME based member of GE Fanuc Intelligent Platforms' family of analog input/output products. Along with 16-bit digitizing resolution, program-controlled gain, selectable conversion rate, and automatic scanning of 64 differential or single-ended analog inputs, the VME-3122A provides exceptional dynamic range and analog input channel density. Various operating modes are supported, including autoscanning, data bursts and external synchronization. This board is designed to interface directly with GE Fanuc Intelligent Platforms line of signal conditioning boards for digitizing the outputs from thermocouples, Resistance Temperature Detectors (RTDs) and strain gages.

Individual channel gains can be downloaded for use during scanning operations, or the board can be configured with a fixed gain that is common to all channels. Multiple boards can be synchronized together to enable as many as 16 boards to initiate each scan simultaneously. An Interval Timer, Bus Interrupter, Channel Counter and Midscan/Endscan flag simplify the monitoring of data within the dual port data buffer. The system applications that can benefit from the VME-3122A capabilities include factory automation, process control, data acquisition systems, training simulators and laboratory instrumentation.

#### **Features**

#### The VME-3122A provides:

- 16, 32 or 64 differential or single-ended analog inputs
- 16-bit A/D conversion
- 381 Hz to 100 kHz selectable scanning rate
- Programmable gains of x1 or x10
- A/D converter ranges of ±2.5 V, ±5 V, ±10 V, 0 to +5 V, 0 to +10 V
- Programmable channel gains
- 16- to 1,024-word dual port data buffer
- Operation in short I/O (A16), standard (A24), or extended (A32) data space
- Programmable channel block size and buffer size
- Optional low pass input filters
- Continuous and burst operating modes
- Free running operation or external/internal triggering
- Bus interrupter for Midscan or Endscan indication
- Programmable interval timer for timed data bursts
- Direct cabling from GE Fanuc Intelligent Platforms signal conditioning boards
- Initializes after a reset in autoscan mode with gain = x1

# **Functional Description**

The VME-3122A (Figure 1 on page 11) is a high-resolution, 16-bit, 64-channel Analog Scanning and Digitizing Input board for VME system applications. Dual-ported data memory, on-board timers, automatically controlled gain and a programmable bus interrupter enable the VME-3122A to support extensive analog input traffic, with minimum involvement of the host processor.

Analog inputs are scanned and digitized sequentially. The digital values are stored in a dual port data buffer which can be accessed at any time from the VME. The gain of each channel can be programmed individually, or can be set in software for a fixed gain that is common to all channels. Channel gain is software selectable as x1 or x10. A/D converter voltage ranges are jumper-selectable for  $\pm 2.5$  V,  $\pm 5$  V,  $\pm 10$  V, 0 to 5 V and 0 to 10 V.

When a system or program reset occurs, the board initializes in the 64-channel autoscanning mode at a rate of 100 KHz and all channel gains are initialized to unity (x1). After a reset operation, the program can select the timed burst or triggered burst modes, and can modify the block size, buffer size, and channel gains as necessary. The channel block is adjustable as 1, 8, 16, 32 or 64 channels, and the data buffer size can be selected from 16 to 1,024 data words in binary increments.

Timed data bursts are controlled by an interval timer which can provide repetitive or single-shot burst intervals of up to 687 sec. A burst can consist of from 8 to 1,024-channel samples. A data ready flag is available at the middle or end of a scan, and an interrupt request can be generated simultaneously with the flag. The interrupt can also be initiated after a specific number of samples have been acquired.

Figure 1 VME-3122A Functional Block Diagram



# **References**

For a detailed description of the VMEbus, refer to The VMEbus Specification and Handbook available from:

VITA
The VMEbus International Trade Association
P O Box 19658
Fountain Hills AZ 85269 USA
Telephone: (480) 837-7486
Email: info@vita.com

# Organization

This manual is composed of the following chapters:

*Overview* provides a general description of the VME-3122A and General Safety terms and symbols.

*Chapter 1 Handling and Installation* describes unpacking and installation of the hardware.

*Chapter 2 Theory of Operation* describes the unit's features and functionality.

*Chapter 3 Programming* describes about Control Features, Control Registers, Timer/Counter Control Characteristics, Data Organization and Operating Modes.

*Maintenance* provides GE Fanuc Intelligent Platforms' contact information relative to the care and maintenance of the unit.

# **Safety Summary**

The following general safety precautions must be observed during all phases of the operation, service and repair of this product. Failure to comply with these precautions or with specific warnings elsewhere in this manual violates safety standards of design, manufacture and intended use of this product.

GE Fanuc Intelligent Platforms assumes no liability for the customer's failure to comply with these requirements.

**Ground the System** 

To minimize shock hazard, the chassis and system cabinet must be connected to an electrical ground. A three-conductor AC power cable should be used. The power cable must either be plugged into an approved three-contact electrical outlet or used with a three-contact to two-contact adapter with the grounding wire (green) firmly connected to an electrical ground (safety ground) at the power outlet.

Do Not Operate in an Explosive Atmosphere Do not operate the system in the presence of flammable gases or fumes. Operation of any electrical system in such an environment constitutes a definite safety hazard.

Keep Away from Live Circuits

Operating personnel must not remove product covers. Component replacement and internal adjustments must be made by qualified maintenance personnel. Do not replace components with power cable connected. Under certain conditions, dangerous voltages may exist even with the power cable removed. To avoid injuries, always disconnect power and discharge circuits before touching them.

Do Not Service or Adjust Alone Do not attempt internal service or adjustment unless another person capable of rendering first aid and resuscitation is present.

Do Not Substitute Parts or Modify System Because of the danger of introducing additional hazards, do not install substitute parts or perform any unauthorized modification to the product. Return the product to GE Fanuc Intelligent Platforms for service and repair to ensure that safety features are maintained.

Dangerous Procedure Warnings Warnings, such as the example below, precede only potentially dangerous procedures throughout this manual. Instructions contained in the warnings must be followed.



Dangerous voltages, capable of causing death, are present in this system. Use extreme caution when handling, testing and adjusting.

# Warnings, Cautions and Notes



WARNING denotes a hazard. It calls attention to a procedure, practice, or condition, which, if not correctly performed or adhered to, could result in injury or death to personnel.



CAUTION denotes a hazard. It calls attention to an operating procedure, practice, or condition, which, if not correctly performed or adhered to, could result in damage to or destruction of part or all of the system.



NOTE denotes important information. It calls attention to a procedure, practice, or condition which is essential to highlight.



Tip denotes a bit of expert information.



This is link text.

# 1 • Handling and Installation

This chapter explains how to unpack, install and remove the VME-3122A. The operational configuration, calibration, system considerations, connectors and pinouts of the VME-3122A are also described and illustrated.

# 1.1 Unpacking Procedures

Any precautions found in the shipping container should be observed. All items should be carefully unpacked and thoroughly inspected for damage that might have occurred during shipment. The board(s) should be checked for broken components, damaged printed circuit board(s), heat damage and other visible contamination. All claims arising from shipping damage should be filed with the carrier and a complete report sent to GE Fanuc Intelligent Platforms Customer Care.

# 1.2 Handling Precaution

Electronic assemblies use devices that are sensitive to static discharge. Observe anti-static procedures when handling these boards. All products should be in an anti-static plastic bag or conductive foam for storage or shipment. Work at an approved anti-static workstation when unpacking boards.

#### 1.3 Installation

De-energize the equipment and insert the board into an appropriate slot of the chassis. While ensuring that the board is properly aligned and oriented in the supporting card guides, slide the board smoothly forward against the mating connector until firmly seated.



Do not install or remove the board while power is applied.

#### Before Applying Power: Checklist

Before applying power to the VME chassis in which the board is installed, execute the following checklist to ensure that the board has been correctly prepared for operation.

- 1. Verify that the section pertaining to programming, Chapter 3 has been reviewed and applied to system requirements.
- 2. Review the section on Factory-Installed Jumpers and Table 1-1 on page 18 to verify that all jumpers are configured correctly for the application.
- 3. Verify that the I/O cables are properly terminated for the input/output connectors. See "Connector Descriptions and Functions" on page 28 for connector descriptions.
- 4. Physical installation should have been completed as described in Physical Installation Section above.
- 5. Ensure that all system cable connections are correct.

# 1.4 Operational Configuration

VME access modes and analog input configurations are controlled by field replaceable jumpers. This section describes the use of these jumpers, and their effects on board performance. Locations and functions of all VME-3122A jumpers are shown in Figure 1-4 on page 24 and Table 1-1. Typical jumper configurations are summarized in Table 1-2 on page 19.

#### 1.4.1 Factory-Installed Jumpers

Each VME-3122A is configured at the factory with the specific jumper arrangement shown in Table 1-2 on page 19. The factory configuration establishes the following functional baseline for the VME-3122A, and ensures that all essential jumpers are installed.

- Board Identification is located at \$0000 in the Short I/O Space, with either Supervisory or Nonprivileged access
- ±10 V range
- Differential inputs
- LOW inputs for channels 31 and 63 are disconnected from COMM and AGND

Table 1-1 Programmable Jumper Functions

| Jumper IDENT | Function (Installed)         | Factory CONFIG |
|--------------|------------------------------|----------------|
| E13-1,2      | Access Mode                  | Installed      |
| E13-3,4      | Access Mode                  | Installed      |
| E11-1,2      | Address Mode                 | Installed      |
| E11-3,4      | Address Mode                 | Installed      |
| E5-1,2       | Address Bit A31 = 0          | Installed      |
| E5-3,4       | Address Bit A30 = 0          | Installed      |
| E5-5,6       | Address Bit A29 = 0          | Installed      |
| E5-7,8       | Address Bit A28 = 0          | Installed      |
| E5-9,10      | Address Bit A27 = 0          | Installed      |
| E5-11,12     | Address Bit A26 = 0          | Installed      |
| E5-13,14     | Address Bit A25 = 0          | Installed      |
| E5-15,16     | Address Bit A24 = 0          | Installed      |
| E8-1,2       | Address Bit A23 = 0          | Installed      |
| E8-3,4       | Address Bit A22 = 0          | Installed      |
| E8-5,6       | Address Bit A21 = 0          | Installed      |
| E8-7,8       | Address Bit A20 = 0          | Installed      |
| E8-9,10      | Address Bit A19 = 0          | Installed      |
| E8-11,12     | Address Bit A18 = 0          | Installed      |
| E8-13,14     | Address Bit A17 = 0          | Installed      |
| E8-15,16     | Address Bit A16 = 0          | Installed      |
| E6-1,2       | Address Bit A15 = 0          | Installed      |
| E6-3,4       | Address Bit A14 = 0          | Installed      |
| E6-5,6       | Address Bit A13 = 0          | Installed      |
| E6-7,8       | Address Bit A12 = 0          | Installed      |
| E1-1,2       | CH 31 LOW Input Conn to AGND | Removed        |
| E2-1,2       | CH 63 LOW Input Conn to AGND | Removed        |
|              |                              |                |

Table 1-1 Programmable Jumper Functions

| Jumper IDENT | Function (Installed)                | Factory CONFIG |
|--------------|-------------------------------------|----------------|
| E7-1,2       | Bipolar Analog inputs               | Installed      |
| E7-2,3       | Unipolar Analog inputs              | Removed        |
| E10-1,2      | ±2.5 V Range Gain Multiplier        | Removed        |
| E9-1,2       | ±2.5 V Range Gain Multiplier        | Removed        |
| E12-2,3      | ±10 V Range                         | Installed      |
| E12-1,2      | ±2.5 V, 0 to +5 V, 0 to +10 V Range | Removed        |
| E3-3,2       | PGA_H                               | Installed      |
| E3-1,2       | PGA_H Offset CAL                    | Removed        |
| E4-3,2       | PGA_L                               | Installed      |
| E4-1,2       | PGA_L Offset CAL                    | Removed        |
|              |                                     |                |

# 1.4.2 Addressing Configuration

Example of Addressing Configuration for: Standard Address Mode;

Supervisory Only; \$00D1 F000

Table 1-2 Typical Jumper Configuration

| Jumper   | State            | Position  |
|----------|------------------|-----------|
| E11-1,2  | STD Address Mode | Removed   |
| E11-3,4  | STD Address Mode | Removed   |
| E13-1,2  | SPVSR            | Removed   |
| E13-3,4  | SPVSR            | Removed   |
| E6-1,2   | A15=1            | Removed   |
| E6-3,4   | A14=1            | Removed   |
| E6-5,6   | A13=1            | Removed   |
| E6-7,8   | A12=1            | Removed   |
| E8-1,2   | A23=1            | Removed   |
| E8-3,4   | A22=1            | Removed   |
| E8-5,6   | A21=0            | Installed |
| E8-7,8   | A20=1            | Removed   |
| E8-9,10  | A19=0            | Installed |
| E8-11,12 | A18=0            | Installed |
| E8-13,14 | A17=0            | Installed |
| E8-15,16 | A16=1            | Removed   |
| E5-1,2   | A31=0            | Installed |
| E5-3,4   | A30=0            | Installed |
| E5-5,6   | A29=0            | Installed |
| E5-7,8   | A28=0            | Installed |
| E5-9,10  | A27=0            | Installed |
| E5-11,12 | A26=0            | Installed |
| E5-13,14 | A25=0            | Installed |
| E5-15,16 | A24=0            | Installed |



To be consistent with conventional VME development system nomenclature, hexadecimal numbers in this document are designated with a "\$" prefix unless otherwise indicated. Decimal numbers are presented without a prefix.

#### 1.5 Access Modes

Supervisory (privileged) and user (nonprivileged) access is selected by jumper E13. Figure 1-1 shows the jumper configurations for the access modes.

Figure 1-1 Supervisory and Nonprivileged Access Modes Jumper Configuration



#### 1.6 Address Modes

Short I/O, Standard and Extended Addressing is selected by jumper E11. Figure 1-2 shows the jumper configuration for the address modes.

Figure 1-2 Short I/O, Standard and Extended Addressing Modes Jumper Configuration



#### 1.7 Board Address

The board address is configured using jumpers E5, E8 and E6. The board supports A32/A24/A16 addressing. The jumpers corresponding to the address bits are shown in Figure 1-3.

Figure 1-3 Board Address Configuration Jumpers



The board address is programmed by installing shorting plugs at all "zero" or LOW address bit positions in jumper blocks E5, E6 and E8, and by omitting the shorting plugs at the "one" or HIGH positions. Address bit A12 is the least significant address bit that can be jumper-selected, and has a weight of 4,096 bytes.

# 1.8 Converter Voltage Range

The A/D Converter voltage range is controlled by jumpers E7, E9, E10 and E12 as shown in Table 1-3.

Table 1-3 A/D Converter Voltage Ranges

|             |           |      | 3      |            |           |  |
|-------------|-----------|------|--------|------------|-----------|--|
| ADC Voltage | e Range * |      |        |            |           |  |
| Jumper      | ±10 V     | ±5 V | ±2.5 V | 0 TO +10 V | 0 TO +5 V |  |
| E12         | 2,3       | 1,2  | 1,2    | 1,2        | 1,2       |  |
| E10         | REM       | REM  | INS    | REM        | INS       |  |
| E7          | 1,2       | 1,2  | 1,2    | 2,3        | 2,3       |  |
| E9          | REM       | REM  | INS    | REM        | INS       |  |

<sup>\* &</sup>quot;INS" = Jumper installed, "REM" = Jumper removed.



The board must be recalibrated if the range is changed from factory configuration of  $\pm 10$  V.

# 1.8.1 Input Voltage Range

The input voltage range (full scale voltage at the input of each channel) is determined by both the analog input gain and the A/D converter voltage range:

INPUT VOLTAGE RANGE = CONVERTER VOLTAGE RANGE ÷ INPUT GAIN

For example, an input gain of x10 combined with a converter voltage range of  $\pm 5$  V produces an input voltage range of  $\pm 500$  mV ( $\pm 0.5$  V).



Do NOT apply input voltages or gain combinations which exceed the converter voltage range. For example: A gain of 10 with an input voltage greater than 1.2 V exceeds the maximum converter voltage range. In these cases, the data received will not be valid but may appear as valid data.

#### 1.8.2 Input Configurations

The analog inputs can be configured as single-ended, or differential channels, as shown in Table 1-4 on page 22. The configurations are selected in groups of four consecutive channels by the positions of jumpers E1 and E2, and by the locations of resistors.

Both side input has a 22 M $\Omega$  resistor tied to AGND. The purpose of this resistor is to provide floating input protection. If the input lead is not connected, the board will see that channel at ground through 22 M $\Omega$  resistor.

#### 1.8.3 Internal Ground Connections

All pins in the center "B" rows of both input connectors P3 and P4 are tied together to AGND and provide a ground path and interchannel guards between differential input pairs when 96-wire 0.033-inch ribbon cables are used.

The LOW input for Channel 31 or 63 can be connected to AGND by installing E1-1,2 (Channel 31) or E2-1,2 (Channel 63). Installation of either of these jumpers configures the associated channel as a single-ended input. Each jumper must be removed for differential operation of the associated channel.

#### 1.9 Calibration

Before delivery from the factory, the VME-3122A is fully calibrated and conforms to all specifications listed in this section. Should recalibration be required, refer to the following section of this manual, and perform the indicated procedures in the order shown. The locations of jumper and adjustment potentiometers are shown in Figure 1-4 on page 22.



The board must be re-calibrated if the range is changed from the factory configuration of ±10 V.

Table 1-4 Input Configuration Selection

|                  | Input Configuration (Note 1) |       |     |                     |        |    |
|------------------|------------------------------|-------|-----|---------------------|--------|----|
|                  | Single-Ended                 |       |     | Differential        |        |    |
| P4 Channel Group | Resistors                    | Jumpe | ers | Resistors           | Jumper | S  |
|                  | (Note 2)                     | E1    | E2  | (Note 2)            | E1     | E2 |
| 00 to 03         | R318,R1,R238,R17             | 1,2   |     | R175,R255,R117,R257 |        |    |
| 04 to 07         | R319,R2,R239,R18             | 1,2   |     | R179,R259,R181,R261 |        |    |
| 08 to 11         | R320,R3,R240,R19             | 1,2   |     | R183,R263,R185,R265 |        |    |
| 12 to 15         | R321,R4,R241,R20             | 1,2   |     | R187,R267,R189,R269 |        |    |
| 16 to 19         | R322,R5,R242,R21             | 1,2   |     | R191,R271,R193,R273 |        |    |
| 20 to 23         | R323,R6,R243,R22             | 1,2   |     | R195,R275,R197,R277 |        |    |
| 24 to 27         | R324,R7,R244,R23             | 1,2   |     | R199,R279,R201,R281 |        |    |
| 28 to 31         | R325,R8,R245,R24             | 1,2   |     | R203,R283,R205,R285 | REM    |    |
|                  | Ch 31 is Single-Ended        | b     |     |                     |        |    |

Table 1-5 Input Configuration Selection

|                  | Input Configuration (Note 1) |       |     |                     |       |     |
|------------------|------------------------------|-------|-----|---------------------|-------|-----|
|                  | Single-Ended                 |       |     | Differential        |       |     |
| P3 Channel Group | Resistors                    | Jumpe | ers | Resistors           | Jumpe | ers |
|                  | (Note 2)                     | E1    | E2  | (Note 2)            | E1    | E2  |
| 32 to 35         | R326,R9,R246,R25             |       | 1,2 | R207,R287,R209,R289 |       |     |
| 36 to 39         | R327,R10,R247,R26            |       | 1,2 | R211,R291,R213,R293 |       |     |
| 40 to 43         | R328,R11,R248,R27            |       | 1,2 | R215,R295,R217,R297 |       |     |
| 44 to 47         | R329,R12,R249,R28            |       | 1,2 | R219,R299,R221,R301 |       |     |
| 48 to 51         | R330,R13,R250,R29            |       | 1,2 | R223,R303,R225,R305 |       |     |
| 52 to 55         | R331,R14,R251,R30            |       | 1,2 | R227,R307,R229,R309 |       |     |
| 56 to 59         | R332,R15,R252,R31            |       | 1,2 | R231,R311,R233,R313 |       |     |
| 60 to 63         | R333,R16,R253,R32            |       | 1,2 | R235,R315,R237,R317 |       | REM |
|                  | Ch 63 is Single-Endec        | l     |     |                     |       |     |

#### Table Notes:

- 1. Jumper positions are indicated as:
  - 1,2 Shorting plug between pins 1 and 2.
  - 2,3 Shorting plug between pins 2 and 3.
  - REM Shorting plug removed.
  - "Don't care"; shorting plug can be installed or removed.
- 2. 0 ohm resistors are mounted on these locations if the board is a single ended option. For example, R318 and R175 are located with 0 ohms resistor for single ended option. The resistors are loaded with some other value for differential option.

Figure 1-4 Locations of Jumpers and Potentiometers



# 1.9.1 Equipment Required

Digital Voltmeter (DVM)

1.000 and 10.000 VDC ranges; 5 or more digits;  $\pm 0.003$  percent of reading measurement accuracy;  $0.1\Omega$  minimum input impedance.

Digital Voltage Source

10.000 VDC ±0.001 VDC voltage source; ±0.003 percent setting resolution and accuracy.  $10 \text{ M}\Omega$  maximum source resistance.

Chassis

VME backplane or equivalent, with J1 connector, 68000 Series master controller, +5 ±0.1 VDC, 7 A (reserve current) power supply. One slot allocated for testing the VME-3122A.

**Extender Board** 

VME extender board

Grounded Input Adapter 96-pin DIN connector (2 each) i.e., DIN 96CSC WTR4093 with row A connections shorted to row B connections shorted to row C connections. This connector(s) plugs into the VME-3122A P3 and P4 connectors and grounds all VME-3122A inputs for calibration purposes.

#### All Channels Adapter

96-pin DIN connector (2 each) i.e., DIN 96CSC WTR4093 with all row C connections shorted together and to row B and all row A connections shorted together. This connector(s) plugs into the VME-3122A P3 and P4 connectors allowing input voltage to be applied to all channels simultaneously.

#### Common Mode Adapter

96-pin DIN connector (2 each) i.e., DIN 96CSC WTR4093 with rows A and C shorted together. This connector(s) plugs into the VME-3122A P3 and P4 connectors allowing for common-mode calibration.



Do not install or remove this board with power applied to the system.

#### 1.9.2 Calibration Procedure

- 1. Restore all program jumpers to the factory configuration, as shown in Table 1-1 on page 18.
- 2. Locate the board at an address that is compatible with the VME operating system.
- 3. Install the VME-3122A on an extender board in the VME chassis.
- 4. Place grounded input adapter in P3 and P4 connectors.
- 5. Apply power to the chassis backplane. Allow a minimum warm-up interval of fifteen minutes before proceeding.
- 6. Write the following data to the indicated board relative address:

| Address | Data   | Register   | Mode               |
|---------|--------|------------|--------------------|
| \$000C  | \$C000 | S.W. Reset | Reset              |
| \$0004  | \$5800 | CCR        | Gain x1, Auto Scan |

#### ADC Reference Adjust

- 7. Connect the digital voltmeter between TP3 (+) and TP1 (-).
- 8. Adjust potentiometer R85 for a reading of  $\pm 5.00000 \pm 0.00005$  VDC.

#### **Offset Adjust**

- 9. Connect positive lead of DVM to TP4, connect the negative to TP1.
- 10. Observe meter reading then write \$5900 to address \$0004.
- 11. Adjust R76 until meter reads the same value for both \$5800 and \$5900 written to address \$0004.
- 12. With \$5800 written to \$0004 read and display board locations \$0080 through \$00FE repetitively, at 3 to 5 readings/sec.
- 13. Adjust R75 until the majority of readings display \$8000.
- 14.Remove grounded input adapter from P3 and P4 connectors.

#### **CM Adjust**

- 15.Place common-mode adapter in P3 and P4 connectors.
- 16.Connect positive lead of voltage source to row A on adapter, connect negative lead to row B on adapter and set voltage source output to 0.0000 VDC.
- 17. With \$5800 written to \$0004 read and display board locations \$0080 through \$00FE repetitively, at 3 to 5 readings/sec.
- 18.Note the majority of readings. They should be \$8000. Set the voltage source to +10.0000 VDC. The majority of readings should still be \$8000. If the readings differ by more than 1 count, adjust R79 until display reads \$8000. Set voltage source to -10.0000 VDC. Adjust R79 if necessary to have display

- read \$8000. Toggle between +10.0000 VDC and -10.0000 VDC and verify display reads \$8000.
- 19. Write \$5900 to board address \$0004 to set gain to 10.
- 20.With the voltage source set at 0.0000 VDC, note the majority of readings. Apply +10.0000 VDC and adjust R80 so readings do not differ from 0.0000 VDC reading by more than 3 counts. Do the same with -10.0000 VDC until both voltages produce no more than 3 counts deviation.
- 21. Repeat steps 17 through 20 until both values are correct.
- 22. Remove voltage source, and common mode calibration adapter.

#### **Gain Adjust**

- 23.Place All Channels adapter on P3 and P4. Connect positive lead of voltage source on "A" row and negative lead on "B" row. Rows "B" and "C" should be connected on adapter.
- 24. With \$5800 written to \$0004 read and display board locations \$0080 through \$00FE repetitively, at 3 to 5 readings/sec.
- 25. With the voltage set at -9.9997 VDC, adjust R68 until the majority of display values vary between \$0000 and \$0001. Due to noise, some channels may read greater than \$0001 occasionally.
- 26.With the voltage set at +9.9997 VDC, verify that the display values vary between \$FFFE and \$FFFF.
- 27. Repeat steps 25 and 26 until both values are correct.
- 28. Write \$5900 to board address \$0004 to set gain of 10.
- 29. With the voltage set at +0.99997 VDC, adjust R71 until the majority of display values vary between \$FFFE and \$FFFF. Due to noise, some channels may read greater than \$0001 occasionally.
- 30. With the voltage set at -0.99997 VDC, verify that the display values vary between \$0000 and \$0001.

#### 1.10 Functional Verification

This procedure tests the Programmable Gain Amplifier (PGA), and verifies the integrity of all input channels.



Steps 1 through 5 are identical to steps 1 through 5 in the Calibration Section, and can be omitted if the calibration procedure has been performed within the previous hour, and if power has not been removed from the board.

- 1. Restore all program jumpers to the factory configuration, as shown in Table 1-1 on page 18.
- 2. Locate the board at an address that is compatible with the VME operating system.
- 3. Install the VME-3122A board on an extender board in the VME chassis.
- 4. Apply power to the chassis backplane. Allow a minimum warm-up interval of fifteen minutes before proceeding.
- 5. Connect the digital voltage source to the channel 00 input pins P4-A1 (+) and P4-C1 (-). Using a connector that shorts the "B" row to the "C" row, adjust voltage source output to 0.0000 VDC.
- 6. Write the following data to the indicated board address:

| Address | Data   | Register   | Mode            |
|---------|--------|------------|-----------------|
| \$000C  | \$C000 | S.W. RESET | Reset           |
| \$0004  | \$5900 | CCR        | GX10, Auto Scar |

- 7. Read and display board word location \$0080 (input channel 00) repetitively, at 3 to 5 readings /sec.
- 8. Adjust the voltage source output to +992.19 mVDC, and verify that the displayed value is between \$FED0 and \$FF30.
- 9. Write \$5800 to address \$0004 to set gain = 1.
- 10.Adjust the voltage source output to +9.9219 VDC, and verify that the displayed value is between \$FEFB and \$FF05.
- 11.Refer to the P3 and P4 connector descriptions in Table 1-7 on page 29 and Table 1-8 on page 30 to determine the input pairs used in the remainder of this procedure.
- 12.Move the digital voltage source test leads to the channel 01 input pins. Connect the positive test lead to the A row pin, and the negative test lead to the C row pin.
- 13. Change the address of the displayed data to \$0082 (input channel 01). Verify that the displayed value is between \$FEFA and \$FF06.
- 14.Repeat steps 14 and 15 for the remaining channels 02 through 63. Increase the displayed address by \$0002 for each successive channel, to a maximum address of \$00FE for channel 63.
- 15.Functional verification is completed. Remove power from the board. Remove all test connections. Restore the board to the factory configuration, as shown in Table 1-1 on page 18.

# 1.11 Connector Descriptions and Functions

Electrical connections to the VME-3122A Board are made through four 96-pin DIN connectors P1 through P4, all of which have the pin configuration shown in Figure 1-4 on page 24. P1 connects the VME-3122A Board to the VME backplane, and contains the address, data, and control lines, and all additional signals necessary to control VME functions related to the board. P2 provides the user pins necessary for external synchronization of the board as well as the upper address/data lines. User pin assignments are listed in Table 1-6.

Figure 1-5 P2 Connector

Table 1-6 P2 Connector Pinout

| Pin No. | Row C | Row B | Row A         |
|---------|-------|-------|---------------|
| 01      | N/C   | +5 V  | N/C           |
| 02      | N/C   | DGND  | N/C           |
| 03      | N/C   | N/C   | N/C           |
| 04      | N/C   | A24   | N/C           |
| 05      | N/C   | A25   | N/C           |
| 06      | N/C   | A26   | N/C           |
| 07      | N/C   | A27   | N/C           |
| 80      | N/C   | A28   | N/C           |
| 09      | N/C   | A29   | N/C           |
| 10      | N/C   | A30   | N/C           |
| 11      | N/C   | A31   | N/C           |
| 12      | N/C   | DGND  | N/C           |
| 13      | N/C   | +5 V  | N/C           |
| 14      | N/C   | N/C   | N/C           |
| 15      | N/C   | N/C   | N/C           |
| 16      | N/C   | N/C   | N/C           |
| 17      | N/C   | N/C   | N/C           |
| 18      | N/C   | N/C   | N/C           |
| 19      | N/C   | N/C   | N/C           |
| 20      | N/C   | N/C   | N/C           |
| 21      | N/C   | N/C   | N/C           |
| 22      | N/C   | DGND  | N/C           |
| 23      | N/C   | N/C   | N/C           |
| 24      | N/C   | N/C   | N/C           |
| 25      | N/C   | N/C   | N/C           |
| 26      | N/C   | N/C   | N/C           |
| 27      | N/C   | N/C   | EXT STRT L    |
| 28      | N/C   | N/C   | EXT STRT RTN  |
| 29      | N/C   | N/C   | TRIG OUT L    |
| 30      | N/C   | N/C   | EN EXT STRT H |
| 31      | N/C   | DGND  | N/C           |
| 32      | N/C   | +5 V  | DGND          |



Table 1-7 P3 Connector Pinout

| Pin No. | Row A      | Row B | Row C      |
|---------|------------|-------|------------|
| 32      | CH 63 HIGH |       | CH 63 LOW* |
| 31      | CH 62 HIGH |       | CH 62 LOW  |
| 30      | CH 61 HIGH | AGND  | CH 61 LOW  |
| 29      | CH 60 HIGH |       | CH 60 LOW  |
| 28      | CH 59 HIGH |       | CH 59 LOW  |
| 27      | CH 58 HIGH |       | CH 58 LOW  |
| 26      | CH 57 HIGH |       | CH 57 LOW  |
| 25      | CH 56 HIGH |       | CH 56 LOW  |
| 24      | CH 55 HIGH |       | CH 55 LOW  |
| 23      | CH 54 HIGH |       | CH 54 LOW  |
| 22      | CH 53 HIGH |       | CH 53 LOW  |
| 21      | CH 52 HIGH |       | CH 52 LOW  |
| 20      | CH 51 HIGH |       | CH 51 LOW  |
| 19      | CH 50 HIGH |       | CH 50 LOW  |
| 18      | CH 49 HIGH |       | CH 49 LOW  |
| 17      | CH 48 HIGH |       | CH 48 LOW  |
| 16      | CH 47 HIGH | AGND  | CH 47 LOW  |
| 15      | CH 46 HIGH |       | CH 46 LOW  |
| 14      | CH 45 HIGH |       | CH 45 LOW  |
| 13      | CH 44 HIGH |       | CH 44 LOW  |
| 12      | CH 43 HIGH |       | CH 43 LOW  |
| 11      | CH 42 HIGH |       | CH 42 LOW  |
| 10      | CH 41 HIGH |       | CH 41 LOW  |
| 09      | CH 40 HIGH |       | CH 40 LOW  |
| 08      | CH 39 HIGH |       | CH 39 LOW  |
| 07      | CH 38 HIGH |       | CH 38 LOW  |
| 06      | CH 37 HIGH |       | CH 37 LOW  |
| 05      | CH 36 HIGH |       | CH 36 LOW  |
| 04      | CH 35 HIGH |       | CH 35 LOW  |
| 03      | CH 34 HIGH |       | CH 34 LOW  |
| 02      | CH 33 HIGH | AGND  | CH 33 LOW  |
| 01      | CH 32 HIGH |       | CH 32 LOW  |

ROW ВС Pin No. - 32 **Isometric View** A B C

**Front View** 

NOTE: Channel 31 and 63 low inputs can be

jumpered individually to AGND.

Figure 1-8 P4 Connector Pinout

| Pin No.                                                                        | Row A      | Row B | Row C         |
|--------------------------------------------------------------------------------|------------|-------|---------------|
| 32                                                                             | CH 31 HIGH |       | CH 31<br>LOW* |
| 31                                                                             | CH 30 HIGH |       | CH 30 LOW     |
| 30                                                                             | CH 29 HIGH | AGND  | CH 29 LOW     |
| 29                                                                             | CH 28 HIGH |       | CH 28 LOW     |
| 28                                                                             | CH 27 HIGH |       | CH 27 LOW     |
| 27                                                                             | CH 26 HIGH |       | CH 26 LOW     |
| 26                                                                             | CH 25 HIGH |       | CH 25 LOW     |
| 25                                                                             | CH 24 HIGH |       | CH 24 LOW     |
| 24                                                                             | CH 23 HIGH |       | CH 23 LOW     |
| 23                                                                             | CH 22 HIGH |       | CH 22 LOW     |
| 22                                                                             | CH 21 HIGH |       | CH 21 LOW     |
| 21                                                                             | CH 20 HIGH |       | CH 20 LOW     |
| 20                                                                             | CH 19 HIGH |       | CH 19 LOW     |
| 19                                                                             | CH 18 HIGH |       | CH 18 LOW     |
| 18                                                                             | CH 17 HIGH |       | CH 17 LOW     |
| 17                                                                             | CH 16 HIGH |       | CH 16 LOW     |
| 16                                                                             | CH 15 HIGH | AGND  | CH 15 LOW     |
| 15                                                                             | CH 14 HIGH |       | CH 14 LOW     |
| 14                                                                             | CH 13 HIGH |       | CH 13 LOW     |
| 13                                                                             | CH 12 HIGH |       | CH 12 LOW     |
| 12                                                                             | CH 11 HIGH |       | CH 11 LOW     |
| 11                                                                             | CH 10 HIGH |       | CH 10 LOW     |
| 10                                                                             | CH 09 HIGH |       | CH 09 LOW     |
| 09                                                                             | CH 08 HIGH |       | CH 08 LOW     |
| 08                                                                             | CH 07 HIGH |       | CH 07 LOW     |
| 07                                                                             | CH 06 HIGH |       | CH 06 LOW     |
| 06                                                                             | CH 05 HIGH |       | CH 05 LOW     |
| 05                                                                             | CH 04 HIGH |       | CH 04 LOW     |
| 04                                                                             | CH 03 HIGH |       | CH 03 LOW     |
| 03                                                                             | CH 02 HIGH |       | CH 02 LOW     |
| 02                                                                             | CH 01 HIGH | AGND  | CH 01 LOW     |
| 01                                                                             | CH 00 HIGH |       | CH 00 LOW     |
| <b>NOTE:</b> Channel 31 and 63 low inputs can be impresed individually to AGND |            |       |               |



**Front View** 

jumpered individually to AGND.

# 1.11.1 Input Modes

Analog inputs are connected to the board through front panel connectors P3 and P4. P4 contains the input pins for Channels 00 to 31, and P3 contains the input pins for Channels 32 to 63. Pin assignments for P3 and P4 are summarized in Table 1-7 on page 29 and Table 1-8 on page 30. The center "B" rows in P3 and P4 are connected together to AGND bus, which can be used as a guard bus for 96wire cables. Refer to the Calibration Section and Table 1-5 on page 23 for the selection of single-ended or differential input configurations.

#### 1.11.2 Input Cables

If 96-wire 0.033-inch ribbon cables or discrete wire type cables are used for the analog inputs, the center row can provide a ground reference to the analog return (AGND) on the board by installing Jumper J3. If 64-wire 0.050-inch ribbon cables are used, "VARI TWIST" or equivalent twisted pair cables are recommended to minimize crosstalk and induced noise. Access to AGND is available in 64-wire cables at pin C32 of P3 and P4 by installing E1-1,2 for P4, or E2-1, 2 for P3.

#### 1.11.3 External Synchronization

External TTL-level synchronization triggers are connected to the EXT STRT L input on the P2 connector pinout Table 1-6 on page 28. The EN EXT STRT H output is a flag to the triggering device that the VME-3122A is ready to accept an external trigger. To synchronize multiple VME-3122As together, connect the TRIG OUT H output from the designated "master" board to the EXT STRT L input of all boards to be synchronized to the master.

# 1.12 System Considerations

#### 1.12.1 Applications with Signal Conditioning Boards

The VME-3122A serves as a multiplexer/digitizer for signal conditioning boards such as the VME-3413 32-Channel Low-Level Input Board. The output connectors on the signal conditioning boards are configured to cable directly to either P3 or P4 on the VME-3122A.

When used with signal conditioning boards, the VME-3122A is configured with differential inputs. These applications use either the 500 Hz input filter option, or no filters at all.

# 1.12.2 Operation with Direct Analog Inputs

When used without signal conditioning input boards, the VME-3122A provides direct full scale input ranges from ±250 mV to ±10 V. The optimum input filter for these applications is the 50 Hz filter, although the 10 Hz filter will provide improved attenuation of power line frequency interference at the expense of decreased common-mode rejection. To minimize the effects of direct input multiplexing, the inputs on the VME-3122A are buffered using op-amps. The buffers supply a constant low impedance to the PGA regardless of the varying source impedance. Use the lowest input gain and the largest block size (refer to Chapter 3 "Programming") that are practical for the application. If inputs are obtained directly from remote sources, the grounding scheme used can have a major effect on system performance. Each system has its own unique interference considerations, but the following general guidelines will apply in most cases.

**Long Input Lines** 

Long input lines (greater than 10 feet), or inputs from grounded sources (sources which are not floating), should be connected to differential inputs, and overall shields should be extended from the input sources to as close to the board as possible. Single-ended inputs are susceptible to ground loop errors, and should be used only with high-level floating sources.

Source Impedance

Use signal sources with the lowest available source impedances. Susceptibility to crosstalk and induced interference increases as the source impedance increases.

Floating Signal Sources

The shield from a floating signal source (RTD, strain gage, etc.) should be connected to the LOW (negative) terminal at the source. For low impedance

sources (less than 10 V), or for sources which are protected from interference fields, connect the board end of the shield to analog return (AGND) at the board. For high impedance sources, connect all shield terminals of the sources together, and leave the board ends of the shields open.

Grounded Signal Sources

Outputs of grounded sources (sources which are not floating) must be referenced to a common ground which ensures that the input voltage will not exceed the input range ( $\pm 10 \text{ V}$ ) of the board. Shields from grounded sources should be connected to the LOW terminal of the sources, and left open at the board.

**Unused Inputs** 

Unused inputs within each group of eight channels (0 through 7, 8 through 15, etc.) should be connected to a common ground to avoid interference with active channels. Grounding of unused 8-channel groups is not essential, but will assist in minimizing susceptibility to system noise.

# 2 • Theory of Operation

This section describes the internal organization of the VME-3122A, and reviews the general principles of operation. The Internal Functional Organization summarizes the major board functions, and the remainder of this section addresses each function individually. To see a detailed description of this information refer to Chapter 3 "Programming" of this manual.

# 2.1 Internal Functional Organization

The VME-3122A board contains the following principal hardware functions, as shown in Figure 2-1 on page 34:

- Analog input multiplexing and digitizing
- VME interface
- Scan timing and control
- Data and gain buffers
- Interval timer and channel counter (Intel<sup>®</sup> 8254)
- Bus interrupter
- Power converter

Input Buffers, Analog Multiplexers, a Programmable Amplifier and a 16-bit A/D Converter digitize the analog input channels. The digitized values are stored in a dual-ported data buffer for access from the VME. Optional low pass input filters minimize the effects of system noise and eliminate high frequency signal components which would otherwise cause accuracy problems. Input Buffers eliminate the error associated with varying source resistance. The scan rate is selectable from 381 Hz to 100 kHz according to the scan rate equations in the Rate Control Register (RCR) on page 53. Operating modes are described in detail in Operating Modes on page 61. Regulated ±15 VDC power for the analog networks is obtained from the 5 VDC bus through a DC-to-DC Converter.

A separate gain buffer permits the input gain of each channel to be assigned individually. Gain codes (\$0 = x1, \$1 = x10) are first loaded into the gain buffer from the bus, and the gain for each channel is then used during the scanning process. A fixed gain for all channels can also be software programmed if programmable gain per channel is not required.

Control signals and data transfers take place through the VME P1 and P2 connectors. VME Interface Logic controls data transfers through the P1 and P2 interface, and latches the operating mode parameters. Status monitoring and sequence timing are supported by a Bus Interrupter and Programmable Timer, both of which are controlled from the bus. Scan timing logic controls the analog input scanning process, uses the gain buffer to adjust input gain, sets the sampling rate, and routes digitized channel data to the data buffer.

#### 2.2 Control Interface

#### 2.2.1 Board Selection

VME data transfer requests are accepted when the Board-Selection Comparator detects a match between the onboard selection jumpers shown in Figure 2-1 on page 34, and the address and address modifier lines from the backplane. When a match is detected, the board responds with a data transfer, after which the open collector DTACK interface signal is asserted (LOW). DTACK returns to the negated (HIGH) state when the transfer has been completed. During an interrupt response, DTACK is provided by the interrupt controller.

Figure 2-1 VME Interface Logic



#### 2.2.2 Read/Write Operations

Data Bus lines D00 through D15 are bi-directional and move data to or from the board through a 16-bit Data Transceiver in response to control signals from Interface Timing and Control Logic. The data transceiver isolates the VME data lines from the Internal Data Bus. Address lines A12 through A31 map the board into either short I/O A16 space, standard A24 space or extended A32 space. Data transfer control signals from the VME determine whether data is moved to the board (Write) or from the board (Read). Both D8 (EO) and D16 transfers are supported.

There are several registers on the board which control operational mode, buffer and block size, interrupt sources, gain mode, sample rate, and trigger mode. These various registers are described individually in Chapter 3.

#### 2.2.3 Bus Interrupter

Access to the VME interrupt structure is provided through a Bus Interrupter. If the interrupt is enabled, an interrupt is generated in response to a request either by the scan timing logic as a data ready flag, or by the channel counter after a specific number of buffer locations have been updated. The interrupt function is implemented inside the EPM3256 Programmable Logic Device. Details of the interrupter capabilities are described in Chapter 3.

#### 2.2.4 Interval Timer and Channel Counter

A triple 16-bit counter device contains the Interval Timer and Channel Counter. Two of the counter sections are driven from a 6.25 MHz clock, and can be cascaded as a 32-bit timer for delays up to 687 seconds. Timed data acquisition bursts occur at the interval programmed into the Interval Timer. The channel counter can be programmed to generate an interrupt after a programmed number of data buffer locations have been updated, or can be read directly to serve as a data pointer.

# 2.3 Data Buffer Memory

# 2.3.1 Organization and Control

Digitized inputs are stored in a 16-bit data buffer, the size of which can be software configured from 8 data words to 1,024 data words. Data in the buffer is organized into consecutive channel blocks, each of which represents a complete scan of all active channels.

Both buffer size and block size are controlled by the Configuration Control Register (CCR). The input channels are sampled consecutively, starting with Channel 00 located at the bottom (lowest address) of each block in the buffer, and proceeding through the highest channel at the top of the block.

The total address space of the VME-3122A is 4096 bytes. Memory located at offset address \$0880 to \$0FFE is available as on-board scratch pad memory.

# 2.3.2 Data Storage and Retrieval

The data buffer can be loaded or read from the bus at any time. Arbitration for the buffer occurs at the beginning of an update from the A/D converter. If the converter has control of the memory when a bus transfer is initiated, the transfer will be extended by approximately 250 nsec while the buffer update is completed.

If a bus transfer is in progress when a converter access is requested, the bus transfer will proceed normally and the converter access will take place after the transfer has been completed.

A data ready flag can be programmed to occur at the end of the buffer, or can be programmed to occur at the middle of the buffer. The data ready flag can initiate an interrupt request, or can be read from the bus as a status flag.

# 2.4 Operating Modes

All operating modes available with the VME-3122A are controlled through the Control and Status Register (CSR) and the Configuration Control Register (CCR). The operating modes are a combination of trigger modes from the CSR and scan mode from the CCR. Operating modes are described in detail in Chapter 3, and are summarized here as trigger and scan modes:

#### 2.4.1 Trigger Modes

- Software Trigger
- External Trigger
- Interval Timer Trigger

#### **Software Trigger**

This mode is selected by clearing both trigger mode control bits in the CSR. With both bits cleared, a write command to the Software Trigger Command register located at relative address \$000E causes the selected scan mode to begin.

#### **External Trigger**

This mode is selected by clearing trigger mode bit 13 and setting trigger mode bit 12. This enables the board to accept an external trigger. Upon receiving the external trigger, the selected scan mode is initiated.

#### Interval Timer Trigger

This mode is selected by setting bit 13 and clearing bit 12. This setting enables the interval timer and the selected scan mode is initiated each time the timer programmed time interval expires.

#### 2.4.2 Scan Modes

- Autoscan
- Single Scan
- Random Access

#### **Autoscan**

Selected by clearing both scan mode control bits in the CCR and is the default selection after a reset operation. All active channels are scanned continuously in this mode.

#### Single Scan

Selected by clearing scan mode control bit 7 and setting bit 6. All active channels are scanned through once, and the scan process is stopped until the next trigger event.

#### **Random Access**

Selected by setting bit 7 and letting bit 6 be a Don't Care. In this mode, a channel is selected by entering the channel number in bits D05-D00 in the CCR. This desired channel is sampled, digitized and stored at RAM offset address \$0080.

# 2.5 Analog Input Multiplexing, Sampling and Digitizing

# 2.5.1 Input Configuration

Analog inputs from connectors P3 and P4 are routed through low pass Input Filters and OP AMP Buffers to the input multiplexers shown in Figure 2-2 on page 38. Channels 00 to 31 are connected through P4 and Channels 32 to 63 are connected through P3. To provide at least one ground in each of the input connectors, the LOW inputs for Channels 31 and 63 can be jumpered individually to AGND, or can be left ungrounded (see the "Handling and Installation" section of this Manual). AGND is the internal analog ground. The center row (B row) pins on connectors P3 and P4 are tied to AGND. This provides a return for all channels if 96-wire ribbon cables are used for the analog inputs.

The Analog Multiplexers route one of each group of eight channels to the PGA multiplexers, which in turn selects an input to route to the PGA. Input address lines A0 and A1 control the input multiplexer, while A3, A4, and A5 select the PGA multiplexer input. Each input multiplexer has an individual enable signal which enables the multiplexer with the desired channel.

Crosstalk and source impedance errors are minimized by the input OP AMP Buffers. The buffers provide a constant low impedance to the multiplexer inputs. Each channel contains a buffer on each input line.

### 2.5.2 Gain Control

The PGA applies a gain of x1 or x10 to the differential channel from the PGA multiplexer, and produces a single-ended output. PGA gain is selected by the GAIN X1 L control line.

# 2.5.3 Analog-to-Digital Conversion (ADC)

The output of the PGA is buffered by a unity gain buffer and digitized by the 16-bit successive approximation Analog-to-Digital (A/D) Converter shown in Figure 2-3 on page 39. The ADC has built-in sample and hold. Each conversion is initiated by the sample command, and the read ADC strobe writes the digitized value to the data buffer through the internal data bus. Total conversion time is 10  $\mu$  usec at the highest sample rate available. The ADC requires 1.5  $\mu$  usec conversion time, leaving 8.5  $\mu$  usec for settling of signal. The ADC timing is shown in Figure 2-3 on page 39.

Figure 2-2 Analog Multiplexers and PGA



### 2.6 Power Converter

Electrical power for the analog networks is supplied by a single DC-to-DC converter which converts 5 VDC logic power from the VME into isolated and regulated ±15 VDC. This product does not require the optional ±12 V on the VME backplane.

Figure 2-3 A/D Converter and Timing



#### a.A/D CONVERTER



**b.A/D CONVERTER TIMING** 

# 3 • Programming

VME communication takes place through Control/Status, Configuration and Data registers which can be jumper located in either the A16 short I/O space, A24 standard space or A32 extended address space. A resident bus interrupter is under program control and can be configured to generate any interrupt request from IRQ1 through IRQ7.

Digitized input data is accumulated in a dual port data buffer which consists of from 16 to 1,024 data words, where each data word contains the 16-bit digitized value of a single analog input channel. Data accumulates in the buffer in selectable blocks of 1, 8, 16, 32 or 64 input channels. Buffer size and block size both are under program control, and the buffer can be read at any time without affecting the scanning sequence.

Data scaling is adjustable with jumper-controlled voltage ranges. Channel gain is software programmable and can be fixed at x1 or x10 or can be set in the Auto Gain mode which uses the gain buffer. A data ready flag can be programmed to occur when the buffer is either full or half-full. An interrupt can be generated simultaneously with the data ready flag, or after a specific number of samples have been acquired.

The analog inputs can be scanned continuously or in triggered data bursts. Bursts (single scans) can be acquired automatically at intervals up to 687 seconds, or can be triggered by an external event. Single channel random access is also supported. Various block size/buffer size combinations are available to add versatility to the board.

References to programming jumpers are made throughout this section. Jumper installation requirements are described in Chapter 1 "Handling and Installation".

### 3.1 General Control Features

# 3.1.1 Addressing Modes and Board Location

Programmable address jumpers permit the VME-3122A to be located in either the short I/O (A16) space, the standard address (A24) space, or the extended address (A32) space. The board can be located on any 2048-word boundary. Access privilege is jumper-designated as supervisory, non privileged, or either supervisory or non privileged.

### 3.1.2 Data Transfers

- Data transfers respond to both D8 (EO) and D16 transfers.
- Any register or buffer location can be read at any time without affecting the existing scanning sequence.

# 3.1.3 Reset Operations and Initialization

All control registers are reset by a VME system reset. All control registers except the Interrupt Control Register (ICR) and Interrupt Vector Register (IVR) are reset by writing to location \$000C. Either reset operation initializes the board to the following configurations:

Note1\*: 32 and 16 channel boards to be configured after reset

- 1. Continuous scanning operating mode at 100 kHz rate
- 2. 64-channel block size (Note1\*)
- 3. 64-data word buffer size
- 4. Automatic gain set to x1
- 5. Offset binary data coding
- 6. Self-test LED ON
- 7. Data Ready flag at end-of-buffer

The ADC will go through a calibration cycle on either a system reset or software reset. The user can initiate a calibration cycle by writing to location \$000C. The data written to this location is arbitrary. If the automatic gain mode has been selected in the Configuration Control Register, channel gains other than x1 must be programmed as described in the "Gain RAM register" in the Programming Section.

### 3.1.4 Conventions

**Hexadecimal Notation:** To be consistent with conventional VME development system nomenclature, hexadecimal numbers throughout this document are indicated with the prefix "\$" unless otherwise indicated, and are expressed in byte "\$XX", word "\$XXXX" or longword "\$XXXX XXXX" formats. Decimal numbers are presented without a designating prefix.

**Logic States:** This document uses the convention that a data bit or control line is "SET" when it is in the "1", or HIGH state, and is "CLEARED" when "0" or LOW.

# 3.2 Control Registers

Register designations and locations are summarized in Table 3-1.

Table 3-1 VME-3122A Board Register Map

|                        | 3 1                            |       |        |
|------------------------|--------------------------------|-------|--------|
| Register Address (Hex) | Register Designation           | DESIG | Access |
| \$0000                 | Board Identification Register  | BIR   | R      |
| \$0002                 | Control and Status Register    | CSR   | R/W    |
| \$0004                 | Configuration Control Register | CCR   | R/W    |
| \$0006                 | Rate Control Register          | RCR   | R/W    |
| \$0008                 | Interrupt Control Register     | ICR   | R/W    |
| \$000A                 | Interrupt Vector Register      | IVR   | R/W    |
| \$000C                 | Software Reset Command         | SRC   | W      |
| \$000E                 | Software Trigger Command       | STC   | W      |
| \$0010                 | Auto Gain                      | GAIN  | R/W    |
| \$0012 to 001E         | Reserved                       | -     | N/A    |
| \$0020                 | Interval Timer 0 Register      | TR0   | R/W    |
| \$0022                 | Interval Timer 1 Register      | TR1   | R/W    |
| \$0024                 | Data Counter Register          | DCR   | R/W    |
| \$0026                 | Timer Control Register         | TCR   | W      |
| \$0028 to \$007E       | Reserved                       | -     | NA     |
| \$0080 to \$087E       | Data Buffer                    | BUFF  | R/W    |
| \$0880 to \$0FFE       | Scratch Pad Memory             | RAM   | R/W    |

# 3.2.1 Board ID Register (BIR)

The Board ID Register is a fixed, read only data register. The contents of this register identifies the VME-3122A. The board ID for the VME-3122A is \$2EXX, where XX is defined in Table 3-2.

Table 3-2 Board ID Register Bit Map

| Board ID Register (Offset \$0000) Read Only, Byte/Word |        |        |        |        |        |        |        |
|--------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|
| Bit 15                                                 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |
| 0                                                      | 0      | 1      | 0      | 1      | 1      | 1      | 0      |
|                                                        |        |        |        |        |        |        |        |
| Bit 07                                                 | Bit 06 | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |
| 0                                                      | 0      | 0      | 0      | 0      | 0      | BIR 1  | BIR 0  |

Table 3-3 Board ID Register Channel Options

| VME-3122A<br>(Options) | Number of<br>Channels | Condition        | BIR 1 | BIR 0 |
|------------------------|-----------------------|------------------|-------|-------|
| X0X                    | 64                    | High Performance | 0     | 0     |
| X1X                    | 32                    | High Performance | 0     | 1     |
| X2X                    | 16                    | High Performance | 1     | 0     |

# 3.2.2 Control and Status Register (CSR)

Table 3-4 Control and Status Register Bit Map

| Control and Status Register (Offset \$0002) Read/Write, Byte/Word |          |         |         |         |        |        |        |
|-------------------------------------------------------------------|----------|---------|---------|---------|--------|--------|--------|
| Bit 15                                                            | Bit 14   | Bit 13  | Bit 12  | Bit 11  | Bit 10 | Bit 09 | Bit 08 |
| LED Off                                                           | Data FMT | Tmode 1 | Tmode 0 | 32b TMR | Flag   | 0      | 0      |
|                                                                   |          |         |         |         |        |        |        |
| Bit 07                                                            | Bit 06   | Bit 05  | Bit 04  | Bit 03  | Bit 02 | Bit 01 | Bit 00 |
|                                                                   |          |         |         |         |        |        |        |

# 3.2.3 Control And Status Register Bit Definitions

- Bit 15 LED Off A logical 1 written to this bit location causes the front panel status LED to be turned off. A logical 0 written to this bit location causes the front panel status LED to be turned on. (Default is logic 0.)
- Bit 14 Data FMT A logical 1 written to this bit location causes data to be stored in two's complement format. A logical 0 written to this bit location caused data to be stored in offset binary format. (Default is logic 0.)
- **Tmode [1:0]** Trigger Mode control bits. This field is used to select the trigger event as shown in Table 3-5. (Default is logic 00.)

Table 3-5 Trigger Event Modes

| Selected Trigger Event   | Tmode 1 | Tmode 0 |
|--------------------------|---------|---------|
| Software Trigger Command | 0       | 0       |
| External Trigger         | 0       | 1       |
| Interval Timer Trigger   | 1       | 0       |
| Reserved                 | 1       | 1       |

- **32b TMR** A logical 1 written to this bit location causes Interval Timer 1 and Interval Timer 0 to be configured as a 32-bit interval timer. A logical 0 written to this bit location enables only Interval Timer 0, providing a 16-bit interval counter. (Default is logic 0.)
- **Bit 10 Flag** A logical 1 written to this bit location causes the Data RDY flag to be activated at the middle of the data buffer. A logical 0 written to this location causes the Data RDY flag to be activated at the end of the data buffer. (Default is logic 0.)
- Bit 07 CAL CMPLT This bit is read only. A logical 1 indicates that the ADC calibration is complete. This bit is cleared at the beginning of an ADC calibration sequence initiated by a VME reset, or a Software Reset Command.
- **Data RDY** This bit is read only. A logical 1 indicates that the scan is complete and the data buffer is ready to be read. This bit is cleared on any read access to addresses \$0080 \$0FFE.
- **Bit 05 Armed** This bit is read only. A logical 1 indicates that the current scan mode is armed. This is cleared by a valid trigger, a VME reset, or a Software Reset Command.
- Bit 04 Triged This bit is read only. A logical 1 indicates that a valid trigger has been received and the current scan mode is active. This bit is cleared by scan completion, a VME reset, or a Software Reset Command.

# 3.2.4 Configuration Control Register (CCR)

Table 3-6 Configuration Control Register Bit Map

| Configuration Control Register (Offset \$0004) Read/Write, Byte/Word |         |          |          |          |          |          |          |
|----------------------------------------------------------------------|---------|----------|----------|----------|----------|----------|----------|
| Bit 15                                                               | Bit 14  | Bit 13   | Bit 12   | Bit 11   | Bit 10   | Bit 09   | Bit 08   |
| Bufc 4                                                               | Bufc 3  | Bufc 2   | Bufc 1   | Bufc 0   | ISource  | Gmode1   | Gmode 0  |
|                                                                      |         |          |          |          |          |          |          |
| Bit 07                                                               | Bit 06  | Bit 05   | Bit 04   | Bit 03   | Bit 02   | Bit 01   | Bit 00   |
| Smode 1                                                              | Smode 0 | Groupc 5 | Groupc 4 | Groupc 3 | Groupc 2 | Groupc 1 | Groupc 0 |

# 3.2.5 Configuration Control Register Bit Definitions

- Bits 15 through 11 Bufc [4:0] Buffer Configuration control bits. This field is used to configure the available buffer size/block size combinations.
  - **Bit 10 ISource** A logical 1 written to this bit location causes a VME interrupt request, when enabled, to be generated by the Data Counter. This allows an interrupt request to be generated when a programmed number of conversions have been completed. A logical 0 written to this location causes a VME interrupt request, when enabled, to be generated by the Data RDY flag. This allows an interrupt request to be generated at the middle or the end of the data buffer. (Default is logic 0.)

#### Bits 09 and 08

**Gmode** [1:0] - Gain Mode control bits. This field is used to configure the channel gains as shown in Table 3-7. Fixed gains apply to all active channels. In Auto Gain mode the gain programmed into the channel x Auto Gain location is applied to channel x. (Default is logic 00.)

Table 3-7 Gain Mode Channel Gains

| Gain Mode      | Gmode 1 | Gmode 0 |
|----------------|---------|---------|
| Fixed x1       | 0       | 0       |
| Fixed x10      | 0       | 1       |
| Auto Gain Mode | 1       | X       |

#### Bits 07 and 06

**Smode [1:0] -** Scan Mode configuration control bits. This field is used to configure either the Auto Scan mode, the Single Scan mode, or the Random Access mode as shown in Table 3-8 on page 45. In Auto Scan mode the scan is re-armed and triggered each time the end of the buffer is reached. When the end of the buffer is reached in Single Scan mode, the scan is terminated until the next trigger event. In Random Access mode, the scan is disabled. At each trigger event a single channel, indicated by Groupc [5.0], is converted and the data placed in buffer location 0 (offset address \$0080).

Table 3-8 Scan Mode Configuration

| Scan Mode          | Smode 1 | Smode 0 |
|--------------------|---------|---------|
| Auto Scan mode     | 0       | 0       |
| Single Scan mode   | 0       | 1       |
| Random Access mode | 1       | X       |

### Bits 05 through 00

**Groupc** [5:0] - Channel group control bits. This field is used to select which group of channels will be active for scanning. It is also used to enter the desired channel in Random Access mode. If the buffer field is loaded with \$00, \$03, \$07, \$0C, \$11, or \$16 the entire buffer will be filled with the channel indicated by the group field. This is similar to Random Access, except the entire buffer is filled and not just the first location. Examples on how to use the Configuration Control Register are shown in the following paragraphs.

# 3.2.6 Examples on Using Configuration Control Register (CCR)

The VME-3122A has a buffer size of 1024 Words that can be accessed via the VME. The configuration of this buffer may be manipulated using the Configuration Control Register located at Offset \$0004.

There are three terms used throughout this manual when discussing the configuration of the data buffer. The terms are:

#### **Buffer size**

The VME always has access to the entire set of 1024-words, but the user may program the number of buffer locations that will be updated when the VME-3122A makes a scan of the selected inputs.

Possible values: 16, 32, 64, 128, 256, 512, 1024.

#### **Block size**

The Block size is the number of active channels that will be measured whenever the VME-3122A makes a scan of the selected inputs.

Possible values

1, 8, 16 whenever the buffer size = 16.

1, 8, 16, 32 whenever the buffer size = 32.

1, 8, 16, 32, 64 whenever the buffer size = 64 or larger.

**Active Channels** 

The group of active channels that will be measured whenever the VME-3122A makes a scan of the selected inputs.

Possible values

Any channel whenever the block size = 1.

0-7, 8-15, 16-23, 24-31, 32-39, 40-47, 48-55, 56-63 whenever the block size = 8.

0-15, 16-31, 32-47, 48-63 whenever the block size = 16.

0-31, 32-63 whenever the block size = 32.

0-63 whenever the block size = 64.

The following should be helpful when programming the buffer configuration of the VME-3122A.

The following legend applies.

- 1) This bit must be set to 1.
- 0) This bit must be set to 0.
- I) This bit must be set as described under interrupt source.
- G) The bit shown must be set as described under gain settings.
- S) The bit shown must be set as described under scan mode.
- C) The bits shown are utilized whenever a single channel is active, insert the channel number in HEX in these places.
- X) The bit shown is a don't care, it may be set to a 1 or a 0.
- A) Valid for 64 channel option.
- B) Valid for 32 channel option.
- C) Valid for 16 channel option.

### Buffer Size 16 Words

The following values are used when programming the VME-3122A to fill a buffer of 16 words with data from a single channel. You must specify the desired channel in the lower six bits of the register.

Block size of 1.

0000 0IGG SSCC CCCC

The following values will be used whenever programming the VME-3122A to fill a buffer of 16 words with data from a block of 8 active channels. You must specify which block of channels are active in the lower three bits of the register.

| Block | size | of | 8: |  |
|-------|------|----|----|--|
|-------|------|----|----|--|

| 0000 1IGG SSXX X000 | channels 0 through 7 are active. (A,B,C)  |
|---------------------|-------------------------------------------|
| 0000 1IGG SSXX X001 | channels 8 through 15 are active. (A,B,C) |
| 0000 1IGG SSXX X010 | channels 16 through 23 are active. (A,B)  |
| 0000 1IGG SSXX X011 | channels 24 through 31 are active. (A,B)  |
| 0000 1IGG SSXX X100 | channels 32 through 39 are active. (A)    |
| 0000 1IGG SSXX X101 | channels 40 through 47 are active. (A)    |
| 0000 1IGG SSXX X110 | channels 48 through 55 are active. (A)    |
| 0000 1IGG SSXX X111 | channels 56 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 16 words with data from a block of 16 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 16:

| 0001 0IGG SSXX X00X | channels 0 through 15 are active. (A,B,C) |
|---------------------|-------------------------------------------|
| 0001 0IGG SSXX X01X | channels 16 through 31 are active. (A,B)  |
| 0001 0IGG SSXX X10X | channels 32 through 47 are active. (A)    |
| 0001 0IGG SSXX X11X | channels 48 through 63 are active. (A)    |

# Buffer Size 32 Words

The following values will be used whenever programming the VME-3122A to fill a buffer of 32 words with data from a single channel. You must specify the desired channel in the lower six bits of the register.

#### Block size of 1. 0001 1IGG SSCC CCCC

The following values will be used whenever programming the VME-3122A to fill a buffer of 32 words with data from a block of 8 active channels. You must specify which block of channels are active in the lower three bits of the register.

### Block size of 8:

| 0010 0IGG SSXX X000 | channels 0 through 7 are active. (A,B,C)  |
|---------------------|-------------------------------------------|
| 0010 0IGG SSXX X001 | channels 8 through 15 are active. (A,B,C) |
| 0010 0IGG SSXX X010 | channels 16 through 23 are active. (A,B)  |
| 0010 0IGG SSXX X011 | channels 24 through 31 are active. (A,B)  |
| 0010 0IGG SSXX X100 | channels 32 through 39 are active. (A)    |
| 0010 0IGG SSXX X101 | channels 40 through 47 are active. (A)    |
| 0010 0IGG SSXX X110 | channels 48 through 55 are active. (A)    |
| 0010 0IGG SSXX X111 | channels 56 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 32 words with data from a block of 16 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 16:

| 0010 1IGG SSXX X00X | channels 0 through 15 are active. (A,B,C) |
|---------------------|-------------------------------------------|
| 0010 1IGG SSXX X01X | channels 16 through 31 are active. (A,B)  |

#### Block size of 16:

| 0010 1IGG SSXX X10X | channels 32 through 47 are active. (A) |
|---------------------|----------------------------------------|
| 0010 1IGG SSXX X11X | channels 48 through 63 are active. (A) |

The following values will be used whenever programming the VME-3122A to fill a buffer of 32 words with data from a block of 32 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 32:

| 0011 0IGG SSXX X0XX | channels 0 through 31 are active. (A,  | B) |
|---------------------|----------------------------------------|----|
| 0011 0IGG SSXX X1XX | channels 32 through 63 are active. (A) | )  |

### Buffer Size 64 Words

The following values will be used whenever programming the VME-3122A to fill a buffer of 64 words with data from a single channel. You must specify the desired channel in the lower six bits of the register.

Block size of 1. 0011 1IGG SSCC CCCC

The following values will be used whenever programming the VME-3122A to fill a buffer of 64 words with data from a block of 8 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 8:

| 0100 0IGG SSXX X000 | channels 0 through 7 are active. (A,B,C)  |
|---------------------|-------------------------------------------|
| 0100 0IGG SSXX X001 | channels 8 through 15 are active. (A,B,C) |
| 0100 0IGG SSXX X010 | channels 16 through 23 are active. (A,B)  |
| 0100 0IGG SSXX X011 | channels 24 through 31 are active. (A,B)  |
| 0100 0IGG SSXX X100 | channels 32 through 39 are active. (A)    |
| 0100 0IGG SSXX X101 | channels 40 through 47 are active. (A)    |
| 0100 0IGG SSXX X110 | channels 48 through 55 are active. (A)    |
| 0100 0IGG SSXX X111 | channels 56 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 64 words with data from a block of 16 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 16:

| 0100 1IGG SSXX X00X | channels 0 through 15 are active. (A,B,C) |
|---------------------|-------------------------------------------|
| 0100 1IGG SSXX X01X | channels 16 through 31 are active. (A,B)  |
| 0100 1IGG SSXX X10X | channels 32 through 47 are active. (A)    |
| 0100 1IGG SSXX X11X | channels 48 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 64 words with data from a block of 32 active channels. You must specify which block of channels are active in the lower three bits of the register.

### Block size of 32:

| 0101 0IGG SSXX X0XX | channels 0 through 31 are active. | (A,B) |
|---------------------|-----------------------------------|-------|
| 0101 0IGG SSXX X1XX | channels 32 through 63 are active | . (A) |

The following values will be used whenever programming the VME-3122A to fill a buffer of 64 words with data from a block of 64 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 64:

0101 1IGG SSXX XXXX channels 0 through 63 are active. (A)

# Buffer Size 128 Words

The following values will be used whenever programming the VME-3122A to fill a buffer of 128 words with data from a single channel. You must specify the desired channel in the lower six bits of the register.

Block size of 1: 0110 0IGG SSCC CCCC

The following values will be used whenever programming the VME-3122A to fill a buffer of 128 words with data from a block of 8 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 8:

| 0110 1IGG SSXX X000 | channels 0 through 7 are active. (A,B,C)  |
|---------------------|-------------------------------------------|
| 0110 1IGG SSXX X001 | channels 8 through 15 are active. (A,B,C) |
| 0110 1IGG SSXX X010 | channels 16 through 23 are active. (A,B)  |
| 0110 1IGG SSXX X011 | channels 24 through 31 are active. (A,B)  |
| 0110 1IGG SSXX X100 | channels 32 through 39 are active. (A)    |
| 0110 1IGG SSXX X101 | channels 40 through 47 are active. (A)    |
| 0110 1IGG SSXX X110 | channels 48 through 55 are active. (A)    |
| 0110 1IGG SSXX X111 | channels 56 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 128 words with data from a block of 16 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 16:

| 0111 0IGG SSXX X00X | channels 0 through 15 are active. (A,B,C) |
|---------------------|-------------------------------------------|
| 0111 0IGG SSXX X01X | channels 16 through 31 are active. (A,B)  |
| 0111 0IGG SSXX X10X | channels 32 through 47 are active. (A)    |
| 0111 0IGG SSXX X11X | channels 48 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 128 words with data from a block of 32 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 32:

| 0111 1IGG SSXX X0XX | channels 0 through 31 are active. (A  | ,B) |
|---------------------|---------------------------------------|-----|
| 0111 1IGG SSXX X1XX | channels 32 through 63 are active. (A | ١)  |

The following values will be used whenever programming the VME-3122A to fill a buffer of 128 words with data from a block of 64 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 64:

1000 OIGG SSXX XXXX channels 0 through 63 are active. (A)

### Buffer Size 256 Words

The following values will be used whenever programming the VME-3122A to fill a buffer of 256 words with data from a single channel. You must specify the desired channel in the lower six bits of the register.

#### Block size of 1: 1000 1IGG SSCC CCCC

The following values will be used whenever programming the VME-3122A to fill a buffer of 256 words with data from a block of 8 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 8:

| 1001 0IGG SSXX X000 | channels 0 through 7 are active. (A,B,C)  |
|---------------------|-------------------------------------------|
| 1001 0IGG SSXX X001 | channels 8 through 15 are active. (A,B,C) |
| 1001 0IGG SSXX X010 | channels 16 through 23 are active. (A,B)  |
| 1001 0IGG SSXX X011 | channels 24 through 31 are active. (A,B)  |
| 1001 0IGG SSXX X100 | channels 32 through 39 are active. (A)    |
| 1001 0IGG SSXX X101 | channels 40 through 47 are active. (A)    |
| 1001 0IGG SSXX X110 | channels 48 through 55 are active. (A)    |
| 1001 0IGG SSXX X111 | channels 56 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 256 words with data from a block of 16 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 16:

| 1001 1IGG SSXX X00X | channels 0 through 15 are active. (A,B,C) |
|---------------------|-------------------------------------------|
| 1001 1IGG SSXX X01X | channels 16 through 31 are active. (A,B)  |
| 1001 1IGG SSXX X10X | channels 32 through 47 are active. (A)    |
| 1001 1IGG SSXX X11X | channels 48 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 256 words with data from a block of 32 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 32:

| 1010 OIGG SSXX X0XX | channels 0 through 31 are active. (A,B) |
|---------------------|-----------------------------------------|
| 1010 OIGG SSXX X1XX | channels 32 through 63 are active. (A)  |

The following values will be used whenever programming the VME-3122A to fill a buffer of 256 words with data from a block of 64 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 64:

1010 1IGG SSXX XXXX channels 0 through 63 are active. (A)

# Buffer Size 512 Words

The following values will be used whenever programming the VME-3122A to fill a buffer of 512 words with data from a single channel. You must specify the desired channel in the lower six bits of the register.

Block size of 1: 1011 0IGG SSCC CCCC

The following values will be used whenever programming the VME-3122A to fill a buffer of 512 words with data from a block of 8 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 8:

| 1011 1IGG SSXX X000 | channels 0 through 7 are active. (A,B,C)  |
|---------------------|-------------------------------------------|
| 1011 1IGG SSXX X001 | channels 8 through 15 are active. (A,B,C) |
| 1011 1IGG SSXX X010 | channels 16 through 23 are active. (A,B)  |
| 1011 1IGG SSXX X011 | channels 24 through 31 are active. (A,B)  |
| 1011 1IGG SSXX X100 | channels 32 through 39 are active. (A)    |
| 1011 1IGG SSXX X101 | channels 40 through 47 are active. (A)    |
| 1011 1IGG SSXX X110 | channels 48 through 55 are active. (A)    |
| 1011 1IGG SSXX X111 | channels 56 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 512 words with data from a block of 16 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 16:

| 1100 0IGG SSXX X00X | channels 0 through 15 are active. (A,B,C) |
|---------------------|-------------------------------------------|
| 1100 0IGG SSXX X01X | channels 16 through 31 are active. (A,B)  |
| 1100 0IGG SSXX X10X | channels 32 through 47 are active. (A)    |
| 1100 0IGG SSXX X11X | channels 48 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 512 words with data from a block of 32 active channels. You must specify which block of channels are active in the lower three bits of the register.

### Block size of 32:

| 1100 1IGG SSXX X0XX | channels 0 through 31 are active. | (A,B) |
|---------------------|-----------------------------------|-------|
| 1100 1IGG SSXX X1XX | channels 32 through 63 are active | . (A) |

The following values will be used whenever programming the VME-3122A to fill a buffer of 512 words with data from a block of 64 active channels. You must specify which block of channels are active in the lower three bits of the register.

### Block size of 64:

1101 OIGG SSXX XXXX channels 0 through 63 are active. (A)

### Buffer Size 1024 Words

The following values will be used whenever programming the VME-3122A to fill a buffer of 1024 words with data from a single channel. You must specify the desired channel in the lower six bits of the register.

### Block size of 1: 1101 1IGG SSCC CCCC

The following values will be used whenever programming the VME-3122A to fill a buffer of 1024 words with data from a block of 8 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 8:

| 1110 OIGG SSXX X000 | channels 0 through 7 are active. (A,B,C)  |
|---------------------|-------------------------------------------|
| 1110 OIGG SSXX X001 | channels 8 through 15 are active. (A,B,C) |
| 1110 0IGG SSXX X010 | channels 16 through 23 are active. (A,B)  |
| 1110 0IGG SSXX X011 | channels 24 through 31 are active. (A,B)  |
| 1110 0IGG SSXX X100 | channels 32 through 39 are active. (A)    |
| 1110 0IGG SSXX X101 | channels 40 through 47 are active. (A)    |
| 1110 0IGG SSXX X110 | channels 48 through 55 are active. (A)    |
| 1110 0IGG SSXX X111 | channels 56 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 1024 words with data from a block of 16 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 16:

| 1110 1IGG SSXX X00X | channels 0 through 15 are active. (A,B,C) |
|---------------------|-------------------------------------------|
| 1110 1IGG SSXX X01X | channels 16 through 31 are active. (A,B)  |
| 1110 1IGG SSXX X10X | channels 32 through 47 are active. (A)    |
| 1110 1IGG SSXX X11X | channels 48 through 63 are active. (A)    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 1024 words with data from a block of 32 active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 32:

| 1111 OIGG SSXX X0XX | channels 0 through 31 are active. (A,  | B) |
|---------------------|----------------------------------------|----|
| 1111 0IGG SSXX X1XX | channels 32 through 63 are active. (A) |    |

The following values will be used whenever programming the VME-3122A to fill a buffer of 1024 words with data from a block of 64-active channels. You must specify which block of channels are active in the lower three bits of the register.

#### Block size of 64:

1111 1IGG SSXX XXXX channels 0 through 63 are active. (A)

# 3.2.7 Rate Control Register (RCR)

Table 3-9 Rate Control Register Bit Map

| Rate Control Register (Offset \$0006) Read/Write, Byte/Word |         |         |         |         |         |         |         |  |
|-------------------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|--|
| Bit 15                                                      | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 09  | Bit 08  |  |
| 0                                                           | Rate 14 | Rate 13 | Rate 12 | Rate 11 | Rate 10 | Rate 09 | Rate 08 |  |
|                                                             |         |         |         |         |         |         |         |  |
| Bit 07                                                      | Bit 06  | Bit 05  | Bit 04  | Bit 03  | Bit 02  | Bit 01  | Bit 00  |  |
| Rate 07                                                     | Rate 06 | Rate 05 | Rate 04 | Rate 03 | Rate 02 | Rate 01 | Rate 00 |  |

# 3.2.8 Rate Control Register Bit Definitions

### Bits 14 through 00

**Rate [14:0]** - Sample Rate configuration bits. This field is used to program a variable sample rate as shown in the equation below. (Default is \$0000.)

Sample Rate = 100 kHz (for  $$0000 \le \text{rate} [] \le $007A$ )

Sample Rate =  $(12.5 \text{ MHz} \div (\text{rate}[] + 3))$  (for \$007A <= rate [] <= \$7FFF)

An example for a sampling rate of 80 kHz would be:

- Rate [] +3 = 12.5 MHz/sampling rate
- Rate [] = (12.5E6/80E3) -3
- Rate [] = 153.25 decimal = \$0099

An example for a sampling rate of 50 kHz would be:

- Rate [] +3 = 12.5 MHz/sampling rate
- Rate [] = (12.5E6/50E6) -3
- Rate [] = 247 decimal = \$00F7
- 50 kHz sample rate = \$F7

# 3.2.9 Interrupt Control Register (ICR)

Table 3-10 Interrupt Control Register Bit Map

| Interrupt | Interrupt Control Register (Offset \$0008) Read/Write, Byte/Word |        |        |        |        |        |        |  |  |
|-----------|------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit 15    | Bit 14                                                           | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |  |
| 1         | 1                                                                | 1      | 1      | 1      | 1      | 1      | 1      |  |  |
|           |                                                                  |        |        |        |        |        |        |  |  |
| Bit 07    | Bit 06                                                           | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |  |
| 0         | 0                                                                | 0      | 0      | 0      | ILVL 2 | ILVL1  | ILVL0  |  |  |

# 3.2.10 Interrupt Control Register Bit Definitions

### Bits 02 through 00

**ILVL [2:0]** - Interrupt Level Configuration bits. This field is used to select the VME interrupt request level as shown in Table 3-11. This register is not affected by a software reset command (Default is logic 000).

Table 3-11 VME Interrupt Request Levels

| VME Interrupt Level     | ILVL 2 | ILVL 1 | ILVL |
|-------------------------|--------|--------|------|
| Interrupts are disabled | 0      | 0      | 0    |
| IRQ 1                   | 0      | 0      | 1    |
| IRQ 2                   | 0      | 1      | 0    |
| IRQ 3                   | 0      | 1      | 1    |
| IRQ 4                   | 1      | 0      | 0    |
| IRQ 5                   | 1      | 0      | 1    |
| IRQ 6                   | 1      | 1      | 0    |
| IRQ 7                   | 1      | 1      | 1    |

# 3.2.11 Interrupt Vector Register (IVR)

Table 3-12 Interrupt Vector Register Bit Map

| Interrupt Vector Register (Offset \$000A) Read/Write, Byte/Word |         |         |         |         |         |         |         |  |
|-----------------------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|--|
| Bit 15                                                          | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 09  | Bit 08  |  |
| 1                                                               | 1       | 1       | 1       | 1       | 1       | 1       | 1       |  |
|                                                                 |         |         |         |         |         |         |         |  |
| Bit 07                                                          | Bit 06  | Bit 05  | Bit 04  | Bit 03  | Bit 02  | Bit 01  | Bit 00  |  |
| IVECT 7                                                         | IVECT 6 | IVECT 5 | IVECT 4 | IVECT 3 | IVECT 2 | IVECT 1 | IVECT 0 |  |

# 3.2.12 Interrupt Vector Register Bit Definitions

### Bits 07 through 00

**IVECT [7:0]** - Interrupt Vector (Status/ID). (Default is \$00). Contents of the Interrupt Vector register are supplied as a data byte (D07 through D00) on the data bus during the board's Interrupt Acknowledge Cycle. The function of the Interrupt Vector is determined by the system user. This register is not affected by a software reset command.

# 3.2.13 Software Reset Command (SRC)

The Software Reset Command allows you to reset the board by writing arbitrary data to this location. The Software Reset Command will initiate an ADC calibration cycle and set the board in the initialized state described in Reset Operations and Initialization on page 41.

Table 3-13 Software Reset Command Bit Map

| Software Reset Command (Offset \$000C) Read/Write, Byte/Word |        |        |        |        |        |        |        |  |
|--------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--|
| Bit 15                                                       | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |
| X                                                            | Χ      | Х      | Х      | Х      | Х      | Х      | X      |  |
|                                                              |        |        |        |        |        |        |        |  |
| Bit 07                                                       | Bit 06 | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |
| X                                                            | Χ      | Х      | Х      | Х      | Х      | Х      | Х      |  |

X = Don't Care

# 3.2.14 Software Trigger Command (STC)

This register works in conjunction with the CSR to allow software triggered modes of operation, such as Random Access. If both trigger mode bits are cleared in the CSR, a write to this command register causes the scan sequence to begin. The data written to this register is arbitrary (see Table 3-14).

Table 3-14 Software Trigger Command Bit Map

| Software | Trigger Comm | nand (Offset \$0 | 000E) Read/W | rite, Byte/Wor | <sup>-</sup> d |        |        |
|----------|--------------|------------------|--------------|----------------|----------------|--------|--------|
| Bit 15   | Bit 14       | Bit 13           | Bit 12       | Bit 11         | Bit 10         | Bit 09 | Bit 08 |
| Χ        | Χ            | Х                | Х            | Χ              | Χ              | Χ      | Χ      |
|          |              |                  |              |                |                |        |        |
| Bit 07   | Bit 06       | Bit 05           | Bit 04       | Bit 03         | Bit 02         | Bit 01 | Bit 00 |
| X        | Х            | Х                | Х            | Х              | Χ              | Χ      | Χ      |

X = Don't Care

### **3.2.15 Gain RAM (Gain)**

Table 3-15 Gain RAM Bit Map

| Gain RAM (Offset \$0010) Read/Write, Byte/Word |        |        |        |        |        |        |        |  |
|------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--|
| Bit 15                                         | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |
| 1                                              | 1      | 1      | 1      | 1      | 1      | 1      | 1      |  |
|                                                |        |        |        |        |        |        |        |  |
| Bit 07                                         | Bit 06 | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |
| 0                                              | 0      | 0      | 0      | 0      | 0      | 0      | GAIN   |  |

### 3.2.16 Gain RAM Bit Definitions

**GAIN** - A logical 1 written to this bit location at address offset \$0010 causes a gain of 10 to be used for channel indicated by Groupc [5:0] in CCR when Auto Gain mode is selected. A logical 0 written to this bit location at address offset \$0010 causes a gain of 1 to be used for channel indicated by Groupc [5:0] in CCR when Auto Gain mode is selected. The procedures for loading the Gain RAM are listed below:

- 1. Select the channel desired in the CCR Groupc [5:0] bits i.e., CH0 = 00000, CH1 = 00001, CH2 = 00010.
- 2. Set the Bufc [4:0] bits to all zeros.
- 3. Write the desired gain to location \$0010.
- 4. Repeat steps 1 to 3 for the remaining channels.

# 3.3 Timer/Counter Control General Characteristics

Interval timing and data counting capabilities are provided by a triple 16-bit programmable timer/counter (Intel 8254) which is controlled by the Timer/Counter Registers at board addresses \$0020 to \$0026. Interval Timer Register TR0 is driven by a 6.25 MHz clock, and TR1 is driven by the output of TR0. The Data Counter Register (DCR) operates independently of the two timers, and is used to monitor the progress of data through the buffer. Operating modes and data transfers for all three counters are controlled by the Timer Control Register (TCR).

All timer/counter data transfers are 8 bits wide and use data bits D0 to D7. Two data transfers are required to read or write each 16-bit counter, with the least significant byte transferred first and the most significant byte transferred second. The control word determines the type of transfer, and must be written to the timer/counter before each data transfer. Table 3-20 on page 58 lists the data transfer sequences for the timers and counter. Details concerning the Intel 8254 counter and programming requirements can be obtained from Intel. However, the information in this manual should be adequate.

# 3.3.1 Timer/Counter Registers

The Timer/Counter Registers control three 16-bit counters, two of which are available for adjusting the time between scans in the timed-burst operating mode, and one of which can provide an interrupt at a specific data word count.

# 3.3.2 Interval Timer Register 0 (TR0)

Table 3-16 Interval Timer Register 0 Bit Map

| Interval Timer Register 0 (Offset \$0020) Read/Write, Byte/Word |        |        |        |        |        |        |        |  |  |
|-----------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--|--|
| Bit 15                                                          | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |  |
| 1                                                               | 1      | 1      | 1      | 1      | 1      | 1      | 1      |  |  |
|                                                                 |        |        |        |        |        |        |        |  |  |
| Bit 07                                                          | Bit 06 | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |  |
| B07                                                             | B06    | B05    | B04    | B03    | B02    | B01    | B00    |  |  |

# 3.3.3 Interval Timer Register 1 (TR1)

Table 3-17 Interval Timer Register 1 Bit Map

| Interval T | Interval Timer Register 1 (Offset \$0022) Read/Write, Byte/Word |        |        |        |        |        |        |  |  |  |
|------------|-----------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--|--|--|
| Bit 15     | Bit 14                                                          | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |  |  |
| 1          | 1                                                               | 1      | 1      | 1      | 1      | 1      | 1      |  |  |  |
|            |                                                                 |        |        |        |        |        |        |  |  |  |
| Bit 07     | Bit 06                                                          | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |  |  |
| B07        | B06                                                             | B05    | B04    | B03    | B02    | B01    | B00    |  |  |  |

# 3.3.4 Data Counter Register (DCR)

The Data Counter Register (DCR) can be programmed to provide a data word count directly, or to generate an interrupt when a specific number of A/D conversions have occurred.

Table 3-20 on page 58 shows the sequence required for reading the data counter directly. The data counter can be accessed at any time, regardless of which

operating mode is selected. Because the counter counts down, the value read is the remaining data count.

Table 3-18 Data Counter Register Bit Map

| Data Counter Register (Offset \$0024) Read/Write, Byte/Word |        |        |        |        |        |        |        |  |
|-------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--|
| Bit 15                                                      | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |
| 1                                                           | 1      | 1      | 1      | 1      | 1      | 1      | 1      |  |
|                                                             |        |        |        |        |        |        |        |  |
| Bit 07                                                      | Bit 06 | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |
| B07                                                         | B06    | B05    | B04    | B03    | B02    | B01    | B00    |  |

# 3.3.5 Data Counter Register Bit Definitions

### Bits 07 through 00

**Data Counter Control** - The data counter can generate an interrupt after a predetermined number of data words have been stored in the buffer. The counter can be read directly to monitor the data count. To use the counter to generate an interrupt:

- 1. Load the data counter with the required data count (See Table 3-20 on page 58)
- 2. Set the source control bit D10 in the CCR (Table 3-23 on page 60) to a one (1). (This disables the Midscan/Endscan interrupt.)
- 3. Enable the interrupt.
- 4. Initiate the scanning operation.

# 3.3.6 Timer Control Register (TCR)

Table 3-19 Timer Control Register Bit Map

| Timer Control Register (Offset \$0026) Write Only, Byte/Word |        |        |        |        |        |        |        |  |  |
|--------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--|--|
| Bit 15                                                       | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |  |
| 1                                                            | 1      | 1      | 1      | 1      | 1      | 1      | 1      |  |  |
|                                                              |        |        |        |        |        |        |        |  |  |
| Bit 07                                                       | Bit 06 | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |  |
| B07                                                          | B06    | B05    | B04    | B03    | B02    | B01    | B00    |  |  |

### 3.3.7 Scan Interval Timer

By operating in the "timed-burst mode", the data buffer can be scanned (filled) repetitively at specific intervals, or a single scan can be initiated after the first interval. See Figure 3-1 for a functional block diagram of the Interval Timer circuitry. The timed-burst mode is selected as follows:

- Single Scan/Burst CCR D07 = 1, CCR D06 = 0
- Interval Timer enabled CSR D13 = 1

When operating in this mode, a buffer scan will occur at the end of the time interval programmed into the timer.

Figure 3-1 VME-3122A Timer Functional Block Diagram



If CSR D11 is cleared, Timer 0's output is selected as the timer's output and the product of the timer's output will be:

Formula for 16-bit Timer: T0 = Desired Time/.000000160

Where:T0 = Timer 0's 16-bit value in decimal (1 to 65,535).

Timer = Period of time out in  $\mu$ s up to 10.4856 ms.

If CSR D11 is set, then Timer 1's output is selected as the timer's output and the output of Timer 0 is used as the clock for Timer 1. The period of the timer's output will be:

Formula for 2 Cascaded 16-bit Timers: Desired Time/.000000160 = T1 x T0

Where:Time = Period of Timer up to 687.1948 s.

T0 = Timer 0's 16-bit value in decimal (1 to 65,535).

T1 = Timer 1's 16-bit value in decimal (1 to 65,535).

Programmed Timer Intervals that take less than the time required to fill the buffer can cause unpredictable operation and should be avoided.

The time in microseconds, required to fill a buffer is reciprocal of the sampling rate times the buffer word size. For example, a 64-word buffer and 100 kHz sampling rate fills in  $640 \mu s$ .

Table 3-20 Timer/Counter Data Transfer Sequences

| Operation | Load<br>Sequence | Register<br>Address | Register Name | Transferred Data,<br>D00-D07 (Note2) | XFR Mode |
|-----------|------------------|---------------------|---------------|--------------------------------------|----------|
| Load      | 1                | \$26                | Control Word  | \$34 (Select Timer)                  | Write    |
| Timer 0   | 2                | \$20                | TMR 0 LS Byte | Least Significant Byte               | Write    |
|           | 3                | \$20                | TMR 0 MS Byte | Most Significant Byte                | Write    |
| Load      | 1                | \$26                | Control Word  | \$74 or \$78 (Note3)                 | Write    |
| Timer 1   | 2                | \$22                | TMR 1 LS Byte | Least Significant Byte               | Write    |
| (Note1)   | 3                | \$22                | TMR 1 MS Byte | Most Significant Byte                | Write    |
| Load      | 1                | \$26                | Control Word  | \$B4                                 | Write    |
| Data      | 2                | \$24                | CNTR LS Byte  | Least Significant Byte               | Write    |
| Counter   | 3                | \$24                | CNTR MS Byte  | Most Significant Byte                | Write    |
| Read      | 1                | \$26                | Control Word  | \$00 (Latch Timer Value)             | Write    |
| Timer 0   | 2                | \$26                | Control Word  | \$34 (Select Timer)                  | Write    |
|           | 3                | \$20                | TMR 0 LS Byte | Least Significant Byte               | Read     |
|           | 4                | \$20                | TMR 0 MS Byte | Most Significant Byte                | Read     |
| Read      | 1                | \$26                | Control Word  | \$40                                 | Write    |
| Timer 1   | 2                | \$26                | Control Word  | \$74 or \$78 (Note3)                 | Write    |
| (Note1)   | 3                | \$22                | TMR 1 LS Byte | Least Significant Byte               | Read     |
|           | 4                | \$22                | TMR 1 MS Byte | Most Significant Byte                | Read     |

Table 3-20 Timer/Counter Data Transfer Sequences (Continued)

| Operation               | Load<br>Sequence | Register<br>Address          | Register Name                                                | Transferred Data,<br>D00-D07 (Note2)                            | XFR Mode                       |
|-------------------------|------------------|------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------|
| Read<br>Data<br>Counter | 1<br>2<br>3<br>4 | \$26<br>\$26<br>\$24<br>\$24 | Control Word<br>Control Word<br>CNTR LS Byte<br>CNTR MS Byte | \$80<br>\$B4<br>Least Significant Byte<br>Most Significant Byte | Write<br>Write<br>Read<br>Read |



1. CSR control bit D11 must be set to one (1) to include Timer 1 in the interval timer (see previous text). The 32-bit timer is configured as

|     | Timer   | 1 (Bits 31 to 16) | Timer 0 (Bits 15 to 00) |         |     |  |
|-----|---------|-------------------|-------------------------|---------|-----|--|
| MSB | MS Byte | LS Byte           | MS Byte                 | LS Byte | LSB |  |



2. Timer values \$0001 0000, \$0001 0001, and \$0001 are invalid.



3. A Timer 1 control word of \$0074 will produce repetitive data bursts at the programmed interval. A control word of \$0078 will limit the acquisition to a single data burst at the end of the first interval. The single burst can be repeated by reloading the timer 1 load sequence.

### 3.3.8 Data RAM (BUFF)

Table 3-21 Data RAM Bit Map

| Data RAM (Offset \$0080 - \$087E) Read/Write, Byte/Word |        |        |        |        |        |        |        |  |
|---------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--|
| Bit 15                                                  | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |
| B15                                                     | B14    | B13    | B12    | B11    | B10    | B09    | B08    |  |
|                                                         |        |        |        |        |        |        |        |  |
| Bit 07                                                  | Bit 06 | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |
| B07                                                     | B06    | B05    | B04    | B03    | B02    | B01    | B00    |  |

### 3.3.9 Data RAM Bit Definitions

### Bits 15 through 00

**B[15:0]** - ADC data. B15 is MSB, B00 is LSB

## 3.3.10 Scratch Pad RAM (Scratch)

Table 3-22 Scratch Pad RAM Bit Map

| Scratch Pad RAM (Offset \$0880 - \$7FFE) Read/Write, Byte,Word |        |        |        |        |        |        |        |  |  |
|----------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--|--|
| Bit 15                                                         | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |  |
| D15                                                            | D14    | D13    | D12    | D11    | D10    | D09    | D08    |  |  |
|                                                                |        |        |        |        |        |        |        |  |  |
| Bit 07                                                         | Bit 06 | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |  |
| D07                                                            | D06    | D05    | D04    | D03    | D02    | D01    | D00    |  |  |

### 3.3.11 Scratch Pad RAM Definitions

### Bits 15 through 00

D[15:0] - User-Defined

# 3.4 Data Organization and Control

### 3.4.1 Data Word

The contents of each word location in the data buffer is a data word, and represents the 16-bit digitized value of a single analog input channel.

# 3.4.2 Scaling and Coding

Table 3-23 shows the data word scaling and coding for channel gains of x1 and x10. Data bit D15 is the most significant bit and D00 is the least significant bit. Coding is straight binary or offset binary if CSR bit D14 is cleared, and is two's complement if CSR bit D14 is set.

Table 3-23 ADC Data Format

| ADC Data Coding (Gai | n = x1)        |                                  |     |
|----------------------|----------------|----------------------------------|-----|
|                      | Unipolar Range | Straight Binary                  |     |
| Input                | 0 to +10 V     | D15                              | D00 |
| Full Scale           | +9.99985 V     | 1111 1111 1111 1111              |     |
| Half Full Scale      | +5.00000 V     | 1000 0000 0000 0000              |     |
| Zero                 | +0.00000 V     | 0000 0000 0000 0000              |     |
|                      | Bipolar Range  | Offset Binary                    |     |
| Input                | ±10 V          | D15                              | D00 |
| +Full Scale          | +9.99969 V     | 1111 1111 1111 1111              |     |
| +Half Full Scale     | +5.00000 V     | 1100 0000 0000 0000              |     |
| Zero                 | 0.00000 V      | 1000 0000 0000 0000              |     |
| -Half Full Scale     | -5.00000 V     | 0100 0000 0000 0000              |     |
| -Full Scale          | -10.00000 V    | 0000 0000 0000 0000              |     |
|                      | Bipolar Range  | Two's Complement                 |     |
| Input                | ±10 V          | D15                              | D00 |
| +Full Scale          | +9.99969 V     | 0111 1111 1111 1111              |     |
| +Half Full Scale     | +5.00000 V     | 0100 0000 0000 0000              |     |
| Zero                 | 0.00000 V      | 0000 0000 0000 0000              |     |
| -Half Full Scale     | -5.00000 V     | 1100 0000 0000 0000              |     |
| -Full Scale          | -10.00000 V    | 1000 0000 0000 0000              |     |
|                      |                |                                  |     |
|                      | l              | LSB Bit Weight Versus Input Gain |     |

|                   |       | LSB Bit Weight Versi | Weight Versus Input Gain |  |  |
|-------------------|-------|----------------------|--------------------------|--|--|
| Input             | Range | Gain = x1            | ×10                      |  |  |
| 0 to +5 V, ±2.5 V | l     | 76.2939 μV           | 7.62939 μV               |  |  |
| 0 to +10 V, ±5 V  |       | 152.588 μV           | 15.2588 μV               |  |  |
| ±10 V             |       | 305.176 μV           | 30.5176 μV               |  |  |
|                   |       |                      |                          |  |  |



The board must be recalibrated if the range is changed from the factory configuration of  $\pm 10$  V.

### 3.4.3 Data Block

A complete set of digitized values for all active input channels is a data block, and it can consist of 1, 8, 16, 32, or 64 channels. Block size is controlled by bits D05 - D00 in the CCR, as shown in Table 3-7 on page 45.

Data words within a block are organized according to how the Group Configuration bits in the CCR are programmed. Table 3-7 on page 45 lists the combinations of buffer and block size available.

### 3.4.4 Data Buffer/RAM

The data buffer contains from 1 to 64 data blocks, and is located at board address \$0080. The size of the buffer is controlled by the Buffer Configuration Control bits D11 to D15 in the CCR. The buffer can be adjusted from 16 to 1,024 data words in six binary increments. A single update of all locations in the buffer is a data scan, and is executed at the user-defined sampling rate or the 100 kHz default rate.

Data blocks within the buffer are organized with the first block located at the lowest word address in the buffer, and with the data word in the last block located at the highest address. Total on-board RAM size is 2048 words. Memory locations \$0880 through \$0FFE may be used as scratch pad memory. Also, data buffer memory not used for storage of scanning input data may be used as on-board scratch pad memory.

### 3.4.5 Gain Selection

A fixed channel gain of x1 or x10 can be software programmable for all channels, or can be assigned individually for each channel. The automatic gain mode provides program control of the gain of each channel. For automatic gain control, a gain code for each channel is loaded into gain RAM. The gain is used as each channel is selected and digitized.

# 3.5 Operating Modes

The VME-3122A Board can be programmed to scan the input channels continuously, to read input channels individually, or to acquire data in timed or synchronized bursts.

Table 3-8 on page 45 'Scan Mode Configuration' summarizes the various operating modes, all of which are described in this section. The default settings assume a 64 channel option. If a 32- or 16-channel option is used, substitute 32 or 16 wherever 64 channels is mentioned.

# 3.5.1 Auto Scanning

This default operating mode is selected by a reset operation, or by clearing both CCR mode control bits. All active channels are scanned continuously in this mode, and any channel can be read at any time without affecting the scanning operation.

To set the board for Auto Scanning, either do a reset operation or write \$5800 to the CCR (relative address \$0004). The indicated CCR code also establishes the following conditions:

- 64-word buffer
- 64-channel block size
- Interrupt on data ready flag if interrupt is enabled
- Fixed gain x1

# 3.5.2 Single Scan

The Single Scan operating mode samples all the active channels one time and stops. The scan sequence will not start again until the selected trigger mode is initiated. The Single Scan mode can be triggered by a software command, external trigger, or by the interval timer. The steps to program single scan in each of these cases is described below.

### Single Scan Software Triggered

Write \$8000 to CSR (relative address \$0002). This enables the software trigger. The indicated CSR code also establishes the following conditions:

- LED turned off
- · Data stored in offset binary format
- Interval timer configured as 16-bit counter
- Data ready flag activated at end of data buffer

Write \$5840 to CCR (relative address \$0004). This sets the scan mode to single scan. The indicated CCR code also establishes the following conditions:

- Buffer size of 64 words
- Block size of 64 channels
- Interrupt on data ready flag if interrupt is enabled
- Fixed gain x1

The previous two steps set the board up for single scan software trigger. To initiate the scan process, write to relative board address \$000E. The data written to this register is arbitrary.

## Single Scan External Trigger

Write \$9000 to CSR (relative address \$0002). This enables the External Trigger. The indicated CSR code also establishes the following conditions:

- LED turned off
- Data stored in offset binary format
- Interval Timer configured as 16-bit counter
- Data ready flag activated at end of data buffer

Write \$5840 to CCR (relative address \$0004). This sets the scan mode to Single Scan. The indicated CCR code also establishes the following conditions:

- Buffer size of 64 words
- Block size of 64 channels
- Interrupt on data ready flag if interrupt is enabled
- Fixed gain x1

The board is now in the Single Scan External Trigger mode. The single scan of all active channels will start on the HIGH to LOW transition of the EXT STRT L input at the P2 connector. The EXT STRT L signal should stay LOW for 250 nsec to ensure proper operation.

### Single Scan Interval Timer

Set-up timer register for TR0, write \$A000 to CSR (relative address \$0002). This enables the Interval Timer Trigger. The indicated CSR code also establishes the following conditions:

- LED turned off
- Data stored in offset binary format

- Interval Timer configured as 16-bit counter
- Data ready flag activated at end of data buffer

Write \$5840 to CCR (relative address \$0004). This sets the scan mode to Single Scan. The indicated CCR code also establishes the following conditions:

- Buffer size of 64 words
- Block size of 64 channels
- Interrupt on data ready flag if interrupt is enabled
- Fixed gain x1

A single scan of all active channels will occur each time the Interval Timer's time period expires.

### 3.6 Random Access

The Random Access operating mode samples one user-selected channel. The channel selection is done by programming CCR bits 5-0 with the binary representation of the channel number. The digitized channel data is stored at location \$0080.

# 3.6.1 Random Access Software Trigger

Write \$8000 to CSR (relative address \$0002). This enables the software trigger. The indicated CSR code also establishes the following conditions:

- LED turned off
- Data stored in offset binary format
- Interval timer configured as 16-bit counter
- Data ready flag activated at end of the data buffer

Write \$5880 to CCR (relative address \$0004). This sets the scan mode to random access for channel 0. The indicated CSR code also establishes the following conditions:

- Buffer size of 64 words
- Block size of 64 channels
- Interrupt on data ready flag if interrupt is enabled
- Fixed gain x1

The above two steps set the board up for random access software trigger. To initiate the channel conversion process, write to relative board address \$000E. The data written to this register is arbitrary.

# 3.6.2 Random Access External Trigger

Write \$9000 to CSR (relative address \$0002). This enables the External Trigger. The indicated CSR code also establishes the following conditions:

- LED turned off
- Data stored in offset binary format
- Interval Timer configured as 16-bit counter
- Data ready flag activated at end of data buffer

Write \$5880 to CCR (relative address \$0004). This sets the scan mode to Random Access. The indicated CCR code also establishes the following conditions:

- Buffer size of 64 words
- Block size of 64 channels
- Interrupt on data ready flag if interrupt is enabled
- Fixed gain x1

The board is now in the random access external trigger mode. The conversion of the selected channel will start on the high to low transition of the EXT STRT L input at the P2 connector. The EXT STRT L signal should stay LOW for 250 nsec to ensure proper operation.

### 3.6.3 Random Access Interval Timer

Write \$A000 to CSR (relative address \$0002). This enables the Interval Timer Trigger. The indicated CSR code also establishes the following conditions:

- LED turned off
- Data stored in offset binary format
- Interval timer configured as 16-bit counter
- Data ready flag activated at end of data buffer

Write \$5880 to CCR (relative address \$0004). This sets the scan mode to Random Access. The indicated CCR code also establishes the following conditions.

- Buffer size of 64 words
- Block size of 64 channels
- Interrupt on data ready flag if interrupt is enabled
- Fixed gain x1

The selected channel will be sampled and digitized each time the Internal Timer's time period expires.

# 3.6.4 Synchronizing Multiple VME-3122As

Multiple VME-3122As can be synchronized together by connecting the TRIG OUT L output from P2 of a synchronizing "master" to the EXT STRT L input of all slave boards.

As many as 16 boards in a single chassis can be synchronized in this manner, thereby providing up to 1,024 synchronized input channels and the simultaneous sampling of like numbered channels on all boards.

# 3.7 Bus Interrupter

An interrupt can be generated when the data buffer is filled or half-filled, or after a specific number of A/D conversions have been completed (Operating Modes Section of this document). The interrupt response is established through the Interrupt Control and Interrupt Vector registers which are shown in 'Software Trigger Command and Gain RAM' Sections of this document. During VME system reset operation, the Interrupt Control Register is cleared to "\$FF00" and the Interrupt Vector Register is preset to "\$FF00".

# 3.8 Typical Programming Examples

The following examples of VME-3122A programming illustrate typical applications for various operating modes.

# 3.8.1 Programming Example 1

Auto Scan, fixed gain x1, buffer size = 64, Block size = 8, channels 16-23, Data Ready flag at end of buffer, 100 kHz sample rate, interrupts disabled, offset binary format.

- Step 1. Reset board by writing arbitrary data to location \$000C. This causes the board to go into Auto scan, 100 kHz sample rate, interrupt disabled, and Data Ready flag at end OD buffer.
- Step 2. Write \$4002 to CCR (location \$0004). This puts the board in auto scan, Fixed gain x1, buffer size = 64, Block size = 8, and channels 16-23 available for sampling.
- Step 3. Write \$8000 to CSR (location \$0002). This causes the data ready flag to be set at the end of the data buffer and offset binary format.
- Step 4. Write \$0000 to RCR (location \$0006). This sets a 100 kHz sample rate.
- Step 5. Write \$FF00 to ICR (location \$0008). This disables interrupts.

# 3.8.2 Programming Example 2

Single scan, software trigger, auto gain, buffer size = 16, block size = 16, channels 00 -15, data ready flag at end of buffer, 30 kHz sample rate, IRQ1 interrupt enabled, offset binary format.

- Step 1. Write \$0240 to CCR. This establishes Single Scan, Auto Gain, Buffer size, Block size, and Channel Group.
- Step 2. Write \$8000 to CSR. This establishes Software Trigger, Data Ready Flag at the end of the Buffer, and Offset Binary Format.
- Step 3. Write \$19E to RCR. This establishes a 30 kHz sample rate.
- Step 4. Write \$FF01 to ICR. This establishes interrupt IRQ1 enabled.
- Step 5. Write vector to IVR at relative address \$0010, enter gain for each channel. Gain of 1 is \$FF00, gain of 10 is \$FF01. Increment Group c [5:0] Channel Pointer for each channel.
- Step 6. Write arbitrary Data to relative address \$000E. This starts the Single Scan process.

You must have interrupt service routine set-up at the desired vector

# 3.8.3 Programming Example 3

Example of Random Access, Interval Timer Trigger (timer set to 29.55 seconds), Unity Gain (x1), Channel 15, and Two's Complement Data.

- Step 1. Write \$0000 to SRC (location \$000C). Issue software reset command by writing arbitrary data.
- Step 2. Poll CSR (location \$0002) until D06 is set. This detects when the previous command has finished executing.
- Step 3. Write \$5840 to CCR (location \$0004), command the board to operate in the single scan mode.
- Step 4. Poll CSR (location \$0002) until D06 is set. This detects when the previous command has finished executing.
- Step 5. Write \$0034 to TCR (location \$0026), this selects timer 0 for initialization.
- Step 6. Write \$0024 to TR0 (location \$0020), this loads LSB of interval timer 0.
- Step 7. Write \$00F4 to TR0 (location \$0020), this loads MSB of interval timer 0.
- Step 8. Write \$0078 to TCR (location \$0026), this selects timer 1 for initialization.
- Step 9. Write \$008B to TR0 (location \$0022), this loads LSB of interval timer 1.
- Step 10. Write \$000B to TR0 (location \$0022), this loads MSB of interval timer 1.
- Step 11. Read channel 0's converted data (location \$0080), this clears the CSR's Data Ready Bit at D06.
- Step 12. Write \$E800 to CSR (location \$0002), this establishes Interval Timer Trigger and a Two's Complement data format. This timer is started at this point.
- Step 13. Write \$588F to CCR (location \$0004), this establishes random access scan mode, Channel 15, and unity gain.
- Step 14. Read Channel 15's converted data (location \$0080), this reads Channel 15's converted data.

Channel 15 will be sampled approximately 29.55 seconds after the timers are set up in step 12. The data will be in Two's Complement format at location \$0080.



 $0888 \times F424 \times 160$  nanoseconds = 29.55 seconds

# **Maintenance**

If a GE Fanuc Intelligent Platforms product malfunctions, please verify the following:

- 1. Software version resident on the product
- 2. System configuration
- 3. Electrical connections
- 4. Jumper or configuration options
- 5. Boards are fully inserted into their proper connector location
- 6. Connector pins are clean and free from contamination
- 7. No components or adjacent boards were disturbed when inserting or removing the board from the chassis
- 8. Quality of cables and I/O connections

If products must be returned, contact GE Fanuc Intelligent Platforms for a Return Material Authorization (RMA) Number. **This RMA Number must be obtained prior to any return.** The RMA is available at rma@gefanuc.com.

GE Fanuc Intelligent Platforms Customer Care is available at: 1-800-GEFANUC (or 1-800-433-2682), 1-780-401-7700. Or, E-mail us at support.embeddedsystems@gefanuc.com.

# **Maintenance Prints**

User level repairs are not recommended. The drawings and diagrams in this manual are for reference purposes only.

# GE Fanuc Intelligent Platforms Information Centres

Americas: 1 800 322 3616 or 1 256 880 0444

Asia Pacific: 86 10 6561 1561

Europe, Middle East and Africa: +49 821 5034-0

©2007 GE Fanuc Intelligent Platforms. All Rights Reserved. All other brand names and product names contained herein are trademarks, registered trademarks, or trade names of their respective owners.

### Additional Resources

For more information, please visit the GE Fanuc Intelligent Platforms web site at:

www.gefanuc.com

